This invention relates to insulated gate power devices having gates (doped polysilicon) formed in etched trenches and, in particular, to a technique for implanting dopants into the silicon outside the trench through the thin gate oxide. The doping may be used to form source regions adjacent to the polysilicon partially filling the trench or for other purposes.
The invention deals with improvements in insulated trench gates. To put a trench gate in the context of an insulated gate power device, a particular power device will be described, followed by details of techniques to form doped regions through the gate oxide of the trench gates.
Prior art
Trenches 15 are etched in the surface of the silicon wafer, and the sidewalls of the trench 15 are oxidized to form an oxide layer 22. Doped polysilicon is deposited in the trenches 15 using CVD to form vertical gates 12. The vertical gates 12 are insulated from the p-well 14 by the oxide layer 22. The narrow gates 12 (doped polysilicon) are connected together outside the plane of the drawing and are coupled to a gate voltage via the gate electrode 25 contacting the polysilicon portion 28. A patterned dielectric layer 26 insulates the metal from the various regions. The guard rings 29 at the edge of the cell reduce field crowding for increasing the breakdown voltage.
An npnp semiconductor layered structure is formed. There is a bipolar pnp transistor formed by a p+ substrate 30, an n− epitaxial (epi) layer 32, and the p− well 14. There is also a bipolar npn transistor formed by the n-epi layer 32, the p-well 14, and the n+ source region 18. An n-type buffer layer 35, with a dopant concentration higher than that of the n− epi layer 32, reduces the injection of holes into the n− epi layer 32 from the p+ substrate 30 when the device is conducting. It also reduces the electric field of the anode pn junction when the power device 10 is reverse biased. A bottom anode electrode 36 contacts the substrate 30, and a cathode electrode 20 contacts the n+ source region 18. The p-well 14 surrounds the gate structure, and the n− epi layer 32 extends to the surface around the p-well 14.
When the anode electrode 36 is forward biased with respect to the cathode electrode 20, but without a sufficiently positive gate bias, there is no current flow, since the product of the betas (gains) of the pnp and npn transistors is less than one (i.e., there is no regeneration activity).
When the gate is forward biased, electrons from the n+ source region 18 become the majority carriers along the gate sidewalls and below the bottom of the trenches in an inversion layer, causing the effective width of the npn base (the portion of the p-well 14 vertically between the n-layers) to be reduced. As a result, the beta of the npn transistor increases to cause the product of the betas to exceed one. This results in “breakover,” when holes are injected into the lightly doped n− epi layer 32 and electrons are injected into the p-well 14 to fully turn on the device. Accordingly, the gate bias initiates the turn-on, and the full turn-on (due to regenerative action) occurs when there is current flow through the npn transistor as well as current flow through the pnp transistor.
When the gate bias is removed, such as the gate electrode 25 being shorted to the cathode electrode 20, the device 10 turns off.
The device 10 is similar to many other types of high current/high voltage insulated gate power devices in that it is cellular and the trenches are ideally completely filled with doped polysilicon with the source regions adjacent to the top portion of the polysilicon in the trenches. The sources are formed by implantation through the top surface of the silicon wafer.
Applicant refers to the device 10 as a Generation 1 device, since the device 10 had been subsequently improved to be a Generation 2 device, described below.
One issue with the device 10 of
Generation 2 cells are shown in the power device 48 of
In contrast to the power device 10 of
When the gate voltage applied to the gate electrode 25 is above the threshold for turn-on of the device 48, the p-channel MOSFET is off and has no effect on the operation. When the current through the device 48 is sufficiently high, latch-up occurs, initiating thyristor action, and the device 48 cannot be turned off simply by shorting the gate to the cathode electrode 20. By applying a gate voltage sufficiently more negative than the cathode voltage (to exceed the threshold voltage of the p-channel MOSFET), the n-layer 50 adjacent to the gate 12 inverts to create a p-channel between the p+ region 54 and the p-well 14. This conducting p-channel MOSFET turns off the base-emitter diode of the npn transistor, forcing the npn transistor to turn off. Therefore, there is no regenerative action. Shorting is not required, since the base-emitter voltage just has to be low enough to turn off the npn transistor. The doping level of the n-layer 32 determines the threshold voltage of the p-channel MOSFET.
Accordingly, the Generation 2 device 48 may be turned off after being in latch-up with only a small negative gate threshold voltage for the p-channel MOSFET, instead of a large negative gate voltage for the Generation 1 (
The power devices of
Each of
In
Therefore, what is needed is a simple fabrication technique that ensures that at least some portion of the n+ source regions is adjacent to the doped polysilicon in the trenches, even if the polysilicon is etched to be significantly below the top of the trench.
Additionally, what is also needed is a technique to more easily form n-MOS and p-MOS devices, such as in the same cell for the Generation 2 device discussed above.
The present invention has multiple purposes in insulated trench gate devices. One purpose is to ensure that the n+ source region extends below the top of the polysilicon in the trench, even if the polysilicon is etched down well below the top of the trench.
Another purpose is to form n-MOS devices and p-MOS devices in a reliable manner, such as for the Generation 2 devices.
In a trench-gate device, the polysilicon is etched below the top surface of the trench, leaving a thin gate oxide layer exposed near the top of the trench. An angled implant is conducted that implants ions through the exposed gate oxide and into the side of the trench. If the implanted dopants are n-type and a source formed in the top surface between trenches is n-type, the implanted dopants may be used to extend the n+ source region to be below the top of the polysilicon in the trench.
If the implanted dopants are p-type, the dopants may be used to form a p-MOS device, where a p-source is near the top of the trench, an n-type source is below the p− source adjacent to the polysilicon, and a p-layer is below the n-type source, such that the n-type source forms a p-channel in the p-MOS device when the polysilicon is biased with a negative voltage.
The conductivity types may be reversed. For a Generation 2 device, the n-MOS and p-MOS devices are formed in the same cell.
Forming regions by an angled implant through the gate oxide has some advantages over implanting through the top surface of the silicon wafer. Very narrow-width n+ sources and p+ sources may be formed for increased cell density. Further, the implant depth is very easy to control. Further, the implant is self-aligned due to the polysilicon acting as a mask in the trench. Diffusion causes the implanted atoms to slightly extend below the polysilicon level. Further, n-MOS and p-MOS devices can easily be formed next to each other (or in the same cell) for various applications not limited to the Generation 2 devices. Further, the n+ sources between trenches can be very shallow, and only the edges of these sources (next to the trenches) can be extended below the polysilicon using the angled implant for form n-MOS devices. Shallow sources can increase the breakdown voltage of the device and reduce processing times and temperatures.
In the case of the Generation 1 and Generation 2 devices, the n-type dopant concentration in the top n+ source regions can be high for a high efficiency emitter, and the dopant concentration for the n-source extension adjacent to the trench can be lower, since the n-source extension is only for turning on the device. This approach may improve the breakdown voltage by not requiring a deep n+ source region.
Other Advantages Exist.
In another embodiment, the angled implant can be used to convert some n-MOS cells into an area that weakly connects the p-well to the source cathode to weakly bias the p-well, which increases the tolerance of the device to transients and unwanted turn on.
In another embodiment, a p-type angled implant through the gate oxide may be used to control a threshold voltage of the n-MOS device.
Angling an implant can be implemented by angling the wafer with respect to the source of the energized ions.
Other Embodiments are Disclosed.
Elements that are the same or equivalent in the various figures may be labeled with the same numeral.
Although the techniques of the present invention can be used for various applications, a few examples will be given with reference to Applicant's Generation 1 and Generation 2 devices. The general invention is an angled implant through gate oxide lining a trench, where doped polysilicon (or another conductor) in the trench exposes a portion of the gate oxide on the trench sidewall near the top of the trench. Depending on the conductivity and depth of the angled implant, p-MOS and/or n-MOS devices can be formed, threshold voltages can be adjusted, weak connections to p-wells can be performed, and other structures can be achieved.
In
Prior to formation of the trenches 60 or after the formation of the trenches 60, n-type dopants are implanted in the top of the silicon wafer to form shallow n+ source regions 68. Since the n+ source regions 68 are too shallow and are not adjacent to the polysilicon, no inversion occurs when the gate is positively biased, and no n-MOS device is formed. Shallow n+ sources have advantages, such as providing a higher breakdown voltage compared to deeper n+ sources.
In
In an alternative embodiment, if the device to be formed is a simple vertical MOSFET, the layer 73 below the dashed line 74 would be n-type so the inversion along the trench 60 forms a vertical n-channel between the n-type extension 72 and the lower n-type layer 73 to conduct current between the two n-type materials.
The angled implant invention applies to many types of trench gate devices, where the devices can be the Generation 1 or 2 devices, or vertical MOSFETs, or IGBTs, or thyristors, or other suitable devices.
In
When the gate is sufficiently positive, the p-well 14 surrounding the trench 60 inverts to effectively reduce the base width of the vertical npn transistor (an n-type layer is below the p-well 14) to turn the power device of
If the p-type extension 86 were deeper and reached down into the p-well 14, a weak short would be created between the cathode electrode 20 (
Generation 1 n-MOS cells have doped polysilicon 64 that is etched below the top of the trench 60. The shallow n+ source regions 68 do not extend down to the polysilicon 64. An angled implant through the exposed gate oxide 62 forms n-type extensions 72 so that the n-source extends below the polysilicon 64. The extensions 72 can have an n-type dopant concentration that is the same as or less than the n+ source region 68 concentration. The trenches 60 may be on the order of 5-10 microns deep, and the distance from the top of the silicon wafer to the polysilicon 64 may be 1-3 microns. The n+ source regions 68 or the extensions 72 should be at least 1 micron below the polysilicon 64 to ensure good overlap.
If an n-layer existed below the p-well 14 and above the bottom of the trench 60, a vertical MOSFET would be formed, as described with respect to
The Generation 2 device 92 has the n-type source regions 82 extending below the polysilicon 64 to form n-MOS devices in the cells. The dopant concentration of the n-type source regions 82 tapers down with depth. Additionally, p+ source regions 78 are implanted through the top surface of the silicon wafer, and p-type extensions 86 are angle-implanted through the exposed gate oxide 62 to effectively extend the p-type sources to slightly below the top of the polysilicon 64 and above the bottom of the n-type source regions 82 to form p-MOS devices. A positive gate voltage inverts the p-well 14 surrounding the gate to turn on the n-MOS device, and a negative gate voltage inverts the n-type source region 82 adjacent to the gate. The concentration of n-type dopants adjacent to the gate may be fairly low to easily invert with a small negative gate voltage. Therefore, the turn-on and turn-off gate voltages can be adjusted. An angled n-type dopant implant may also be performed to adjust the turn-off voltage.
The various concepts described can be applied to any type of trench-gate device to control various characteristics of the device and to ensure the source regions extend below the polysilicon (or other conductor) in the trenches.
Various features disclosed may be combined to achieve a desired result.
While particular embodiments of the present invention have been shown and described, it will be obvious to those skilled in the art that changes and modifications may be made without departing from this invention in its broader aspects and, therefore, the appended claims are to encompass within their scope all such changes and modifications as fall within the true spirit and scope of this invention.
This application is based on provisional application Ser. No. 63/060,954, filed Aug. 4, 2020, by Paul M. Moore et al., assigned to the present assignee and incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
63060954 | Aug 2020 | US |