Claims
- 1. The method of producing an integrated circuit fuse comprising the steps of:
- depositing a first conductive layer upon a substrate in contact with at least two circuit elements;
- depositing a second conductive layer upon said first conductive layer coextensive with said first conductive layer, said second conductive layer comprising a material different from the material of said first conductive layer; and
- removing a portion of said first layer between said substrate and said second conductive layer to form a fusible link from portions of said second conductive layer having planar surfaces and a uniform cross section, said portion extending across said first conductive layer.
- 2. The method of claim 1 wherein said depositing a first conductive layer and said depositing a second conductive layer comprise sputtering metal.
- 3. The method of claim 2 wherein said first layer comprises titanium and said second layer comprises platinum.
- 4. The method of claim 1 further comprising the steps of:
- depositing a third conductive layer upon said second conductive layer coextensive with said first and second conductive layers; and
- removing a portion of said third conductive layer coextensive with the removed portion of said first conductive layer.
- 5. The method of claim 1 further comprising the step of coupling said first conductive layer to components within said substrate.
- 6. The method comprising the steps:
- depositing a first layer of titanium onto a substrate;
- depositing a second layer of platinum onto said first layer;
- depositing a third layer of gold onto said second layer;
- depositing a fourth layer of titanium onto said third layer;
- oxidizing a portion of the surface of said fourth layer;
- etching away said fourth layer of titanium under that portion of said surface of said fourth layer of titanium which was not oxidized;
- etching away said third layer of gold in a region coextensive with the etched away portion of said fourth layer of titanium; and
- etching away said first layer of titanium in a region coextensive with said etched away portion of said fourth layer of titanium.
- 7. The method of claim 6 further comprising etching away a portion of said substrate.
- 8. The combination of claim 6 wherein said first layer of titanium is deposited in electrical contact with one or more semiconductor devices within said substrate.
CROSS-REFERENCE TO RELATED CASES
This is a continuation of application Ser. No.506,159, filed Sept. 16, 1974, now abandoned, which is a division of Ser. No. 733,743 filed Oct. 18, 1976, now U.S. Pat. No. 4,032,949, which is a continuation of Ser. No. 577,805, filed May 15, 1975 (now abandoned) which is a continuation of Ser. No. 435,612, filed Jan. 22, 1974 (now abandoned).
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3421985 |
Baker et al. |
Jan 1969 |
|
3564354 |
Aoki et al. |
Feb 1971 |
|
3925880 |
Rosvold |
Dec 1975 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
733743 |
Oct 1976 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
506159 |
Sep 1974 |
|
Parent |
577805 |
May 1975 |
|
Parent |
435612 |
Jan 1974 |
|