The instant application claims priority to Malaysia Patent Application Serial No. PI 2016701181 filed Mar. 31, 2016, the entire specification of which is expressly incorporated herein by reference.
The invention relates in general to an integrated circuit package and manufacturing method thereof, and more particularly to an integrated circuit package having an “I” shaped connection of the conductive layer and the stud conductive layers to form an interconnect.
Recently, there was an increase in the number of terminals and the narrowing of their pitches in the semiconductor or integrated circuit device which result from advancements in the performance of operations, the capability of performing multi tasks and the integration thereof, which results in the growing demands of the interconnecting substrate for packaging which carries the semiconductor device also attains a higher density in arrangement and interconnections.
The current interconnecting substrate for packaging in-use, which are made of build-up multi-layered substrate, a sort of multi-layered interconnecting substrate.
Glass epoxy print substrates which are used as the base core substrate, which build-up multi-layered substrate is fabricated by forming an epoxy resin layer on both surfaces of this glass epoxy print substrate. Then, forming via holes in these epoxy resin layers by means of photolithography or laser. After that, plating method and the photolithography with a combination of the electroless or electrolytic Cu, in which an interconnection layer and via conductors are formed such that the formation of build-up layered structure is archived.
However, the glass epoxy print substrate may cause a problem that the heat treatments performed in fabrication of the build-up multi-layered substrate may bring the glass epoxy print substrate to a poor condition and creating defects. Furthermore, the heat treatments carried out at the time of chip loading and solder reflow may cause the faulty connection and the distortion which affects the long-term reliability for the connection.
Moreover, the interconnecting substrate for packaging is mounted on an external board or apparatus, the stress is structurally centered on the interface between the external electrode terminal and the insulating layer, which tends to give rise to opening defects so that the satisfactory mounting reliability cannot be obtained.
Therefore the purpose of overcoming the above problems, there have been proposed an integrated circuit package and manufacturing method thereof, and more particularly to an integrated circuit package having an “I” shaped connection of the conductive layer and the stud conductive layer to form an interconnect.
One aspect of the present invention provides a method of fabricating an integrated circuit packaging, comprising the steps of:
establishing a base;
developing a plurality of electrical circuits using a first patterned conductive layer on the base, wherein an electrical circuit is formed by using a masking material; and
developing a stud conductive layer, where the stud conductive layer is disposed on at least one side of the first patterned conductive layer by developing a second layer photo-resist material on the masking material, in which the second layer photo-resist material includes a first line layer with a smaller exposed area than the surface of the conductive layer disposed on one side of the first patterned conductive layer and a second line layer with a larger exposed area than the first line layer disposed on the first layer, such that the exposed area forms an “I” shaped connection of the conductive layer and the stud conductive layer.
A further aspect of the present invention provides a method of fabricating an integrated circuit packaging, comprising the steps of:
removing the masking material and second layer photo-resist material; developing an encapsulating material from epoxy molding or epoxy laminate on the base and exposed area of the stud conductive layer;
grinding the surface area of the encapsulating material to level the surface of the stud conductive layer and the encapsulating material to form a flattened surface area;
developing third photo-resist materials on the flat surface area of the surface of the stud conductive layer and the encapsulating material; and
developing an opening on the patterned third photo-resist materials located at bottom portion of the base for etching selectively the base to form at least an internal opening and at least a positioning opening, wherein the internal opening corresponds with an inside area of the first patterned conductive layer, and the positioning opening corresponds with an outside area of the first patterned conductive layer.
Further, the method of fabricating an integrated circuit packaging comprises the steps of:
developing an interconnect on at least one side of the patterned conductive layer.
Preferably, the first patterned conductive layer and the second patterned conductive layer is disposed within the first patterned conductive layer, in which the other side of the first patterned conductive layer is located at the same plane with the second side of the second patterned conductive layer.
Preferably, the thickness of the first patterned conductive layer reduced by trimming at least one surface of the first patterned conductive layer.
Further, the surface of the first patterned conductive layer is trimmed by using chemical process or mechanical grinding process or laser trimming process or plasma treatment or any combination thereof.
Preferably, the masking material is a mask set or photolithography material or masked pattern or any combination thereof.
Preferably, the base is completely removed.
Preferably, the base is selectively removed to form at least an internal opening and at least a positioning opening of the first patterned conductive layer area, wherein the internal opening corresponds with an inside area of the first patterned conductive layer, and the positioning opening corresponds with an outside area of the first patterned conductive layer.
Preferably, the positioning opening is formed using a positioning mark or half-etched indentation or patterns on the base.
Preferably, the base is a charge carrier.
Preferably, the step of removing the base further comprises the steps of:
etching the base by using the third layer photo-resist material; and
removing the third layer photo-resist material.
Further, the step of etching the base comprises the steps of:
etching part of the first patterned conductive layer so that the surface of the etched first patterned conductive layer and the surface of the etched first patterned conductive layer is not located at the same plane.
Preferably, the masking material has at least a first opening and at least a second opening, the first opening is corresponding with the inside area of the first patterned conductive layer, and the second opening is corresponding with the outside area of the first patterned conductive layer.
Another aspect of the present invention provides an integrated circuit packaging, comprising:
a plurality of electrical circuits developed using a first patterned conductive layer on the base, wherein the electrical circuit formed by using a masking material; and
a stud conductive layer disposed on at least one side of the first patterned conductive layer developed by a second layer photo-resist material on the masking material, in which the second layer photo-resist material having a first line layer with a smaller exposed area than the surface of the conductive layer disposed on one side of the first patterned conductive layer and a second line layer with a larger exposed area than the first line layer disposed on the first layer, such that the exposed area forms an “I” shaped connection of the conductive layer and the stud conductive layer.
A further aspect of the present invention provides an integrated circuit packaging comprising:
an epoxy molding or laminate layer developed on the base and exposed area of the stud conductive layer as an encapsulating layer of material;
a third photo-resist materials developed on the surface area of the surface of the stud conductive layer encapsulating material; and
an opening on the patterned third photo-resist materials located at bottom portion of the base developed for etching selectively the base to form at least an internal opening and at least a positioning opening, wherein the internal opening corresponds with an inside area of the first patterned conductive layer, and the positioning opening corresponds with an outside area of the first patterned conductive layer.
Further, the integrated circuit packaging may include an interconnect on at least one side of the patterned conductive layer.
Preferably, the first patterned conductive layer has at least one trimmed surface.
Preferably, the trimmed surface of the first patterned conductive layer is trimmed by using chemical process, mechanical grinding process, laser trimming process, plasma etching or any combination thereof.
Preferably, the masking material is a mask set, photolithography material, masked pattern or any combination thereof.
Preferably, the base is selectively removed to form at least an internal opening and at least a positioning opening of the first patterned conductive layer exposed area.
Preferably, the base is selectively removed to form at least an internal opening and at least a positioning opening of the first patterned conductive layer exposed area, wherein the internal opening corresponds with an inside area of the first patterned conductive layer, and the positioning opening corresponds with an outside area of the first patterned conductive layer.
Preferably, the first patterned conductive layer and the second patterned conductive layer are disposed within the first patterned conductive layer, in which the other side of the first patterned conductive layer is located at the same plane with the second side of the second patterned conductive layer.
Preferably, the first patterned conductive layer is exposed to form at least an internal opening and at least a positioning opening by a selectively removing the base.
Preferably, the base is selectively removed to form at least an internal opening and at least a positioning opening, wherein the internal opening corresponds with an inside area of the first patterned conductive layer, and the positioning opening corresponds with an outside area of the first patterned conductive layer.
Further, the positioning opening has a positioning mark, half-etched indentation, full-etched indentation patterns or any combination thereof on any one of the dielectric layer.
Preferably, the base is a charge carrier.
Preferably, the base etched using the masking material as a mask.
Preferably, the first patterned conductive layer is encapsulated.
Preferably, the interconnect is a metal finishing or organic finishing or any combination thereof.
The present invention consists of features and a combination of parts hereinafter fully described and illustrated in the accompanying drawings, it being understood that various changes in the details may be made without departing from the scope of the invention or sacrificing any of the advantages of the present invention.
To further clarify various aspects of some embodiments of the present invention, a more particular description of the invention will be rendered by references to specific embodiments thereof, which are illustrated in the appended drawings. It is appreciated that these drawings depict only typical embodiments of the invention and are therefore not to be considered limiting of its scope. The invention will be described and explained with additional specificity and detail through the accompanying drawings in which:
Then,
Then, the electrically conductive layer (103) is develop into a plurality of electrical circuits, which are electrically isolated and used as a package trace layout unit or electrical circuits unit, wherein the electrical circuits unit will be electrically connected to each other. This formation has same pattern to the integrated circuit that are ready for packaging.
Preferably, the second layer photo-resist material (112) is form from two layers photo resist material, in which the first layer is disposed on the first electrically conductive layer (103′) and a first cavity is developed on the first layer, thereafter a second layer of the second layer photo-resist material (112) is disposed on the first layer to form a second cavity having larger opening from the first cavity, where the first and second cavity are disposed perpendicularly or inline.
Then stud conductive layer (105) is developed or disposed in the cavity (104′) as shown in
Then the remaining first photo-resist materials (102) and second layer photo-resist material (112) will be removed or stripped, leaving the stud conductive layer (105) disposed above the electrically conductive layer (103) along the base (101) as illustrated in
Then epoxy or polymide process is developed or disposed on the base (101) and exposed area of the stud conductive layer (105) as illustrated in
Thereafter, the base (101) can be removed fully or selectively to form at least an internal opening and at least a positioning opening, wherein the internal opening corresponds with an inside area of the first patterned conductive layer (103) and the positioning opening corresponds with an outside area of the first patterned conductive layer (103). The base (101) also can be removed, as well as at least one part of the first patterned conductive layer (103), such that the area of the first patterned conductive layer (103) is exposed to form at least an internal opening (107) and at least a positioning opening (107), as illustrated in
The present invention may be embodied in other specific forms without departing from its essential characteristics. The described embodiments are to be considered in all respects only as illustrative and not restrictive. The scope of the invention is, therefore indicated by the appended claims rather than by the foregoing description. All changes, which come within the meaning and range of equivalency of the claims, are to be embraced within their scope.
Number | Date | Country | Kind |
---|---|---|---|
PI 2016701181 | Mar 2016 | MY | national |