Claims
- 1. A semiconductor device having interconnected layers over a foundation layer, the foundation layer including a dielectric layer having at least one trench formed therein, the at least one trench being filled with a plug material, comprising:
- a) first and second metal/boundary lines formed on the surface of the foundation layer with no metal/boundary lines formed therebetween, each of said lines having a first side and a second side, the first side of the first metal/boundary line facing the second metal/boundary line and the second side of the first metal/boundary line being opposite the second metal/boundary line, the first metal/boundary line being in electrical contact to the trench;
- b) an etch stop spacer formed on at least the first side of the first metal/boundary line but not extending to the second metal/boundary line;
- c) a layer of via dielectric that extends above the first and second lines; and
- d) conductive barrier material interposed between the etch stop spacer and the foundation layer.
- 2. The semiconductor device of claim 1, wherein the etch stop spacer extends above the first metal/boundary line, the semiconductor device further comprising:
- e) a protection layer formed atop the first metal/boundary line to a level substantially even with the etch stop spacer.
- 3. A semiconductor device having interconnected layers over a foundation layer, the foundation layer including a dielectric layer having at least one trench formed therein, the at least one trench being filled with a plug material, comprising:
- a) first and second metal/boundary lines formed on the surface of the foundation layer with no metal/boundary lines formed therebetween, each of said lines having a first side and a second side, the first side of the first metal/boundary line facing the second metal/boundary line and the second side of the first metal/boundary line being opposite the second metal/boundary line, the first metal/boundary line having at least a portion above, and in electrical contact to, the trench;
- b) an etch stop spacer formed on at least the first side of the first metal/boundary line but not extending to the second metal/boundary line;
- c) a layer of via dielectric that extends above the first and second lines; and
- d) conductive barrier material interposed between the etch stop spacer and the foundation layer.
- 4. The semiconductor device of claim 3, wherein the etch stop spacer extends above the first metal/boundary line, the semiconductor device further comprising:
- e) a protection layer formed atop the first metal/boundary line to a level substantially even with the etch stop spacer.
Parent Case Info
This is a continuation of application Ser. No. 08/383,597 filed on Feb. 3, 1995, now abandoned.
US Referenced Citations (21)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 444 695 A2 |
Sep 1991 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
383597 |
Feb 1995 |
|