Claims
- 1. A data-in sort clock method for a memory device having an on-chip clock, data strobe and write address signals comprising:evaluating a state of said write address signal when said on-chip clock and data strobe signals are both in a first logic state thereof; setting a rising edge data signal to a second logic state if said write address signal is in a first logic state thereof during said step of evaluating; allowing data transmission on an internal write bus of said memory device in response to said second logic state of said rising edge data signal; setting said rising edge data signal to a first logic state if said data strobe and on-chip clock signals are both in a second logic state thereof; disallowing further data transmission on said internal write bus of said memory device in response to said first logic state of said rising edge data signal; and maintaining said rising edge data signal in a previous logic state thereof if said data strobe and on-chip clock signals are in respectively differing logic states thereof.
- 2. The method of claim 1 wherein said step of setting said rising edge data signal to said second logic state further comprises the step of:sorting data input to said memory device into an even or odd one of said internal write bus depending upon whether said write address signal is in a first or second logic state thereof.
- 3. A data-in sort clock circuit for a memory device having an on-chip clock, data strobe and write address signals comprising:means for evaluating a state of said write address signal when said on-chip clock and data strobe signals are both in a first logic state thereof; means for setting a rising edge data signal to a second logic state if said write address signal is in a first logic state thereof as determined by said means for evaluating; means for allowing data transmission on an internal write bus of said memory device in response to said second logic state of said rising edge data signal; means for setting said rising edge data signal to a first logic state if said data strobe and on-chip clock signals are both in a second logic state thereof; means for disallowing further data transmission on said internal write bus of said memory device in response to said first logic state of said rising edge data signal; and means for maintaining said rising edge data signal in a previous logic state thereof if said data strobe and on-chip clock signals are in respectively differing logic states thereof.
- 4. The circuit of claim 3 wherein said means for setting said rising edge data signal to said second logic state further comprises:means for sorting data input to said memory device into an even or odd one of said internal write bus depending upon whether said write address signal is in a first or second logic state thereof.
- 5. A data-in sort clock circuit for a memory device having an on-chip clock, data strobe and write address signals comprising:first, second, third, fourth, fifth and sixth switching devices, each of said switching devices having control terminals thereof, said first, second, third, fourth and fifth switching devices being coupled in series between a supply voltage line and a reference voltage line, said data strobe signal being coupled to said control terminal of said first switching device, said write address signal being coupled to said control terminal of said second switching device and said on-chip clock signal being coupled to said control terminals of said third and fourth switching devices; first and circuit nodes intermediate said first and second switching devices and said third and fourth switching devices respectively, said sixth switching device coupled between said supply voltage line and said first circuit node, said data sort signal being coupled to said control terminal of said fifth and sixth switching devices; a latch coupled to said second circuit node for providing an output signal to a first rising edge data signal line; and at least one inverter coupling said output signal of said latch to a second complementary rising edge data signal line.
- 6. The circuit of claim 5 further comprising:at least one delay element for coupling said data sort signal to said control terminal of said fifth and sixth switching devices.
- 7. The circuit of claim 6 wherein said at least one delay element comprises at least one inverter.
- 8. The circuit of claim 5 wherein said first, second, third, fourth, fifth and sixth switching devices comprise MOS transistors.
- 9. The circuit of claim 8 wherein said first, second, third and sixth switching devices comprise P-channel transistors.
- 10. The circuit of claim 8 wherein said fourth and fifth switching devices comprise N-channel transistors.
- 11. The circuit of claim 5 wherein said latch comprises first and second cross-coupled inverters.
- 12. The circuit of claim 5 wherein said output signal of said latch is furnished to said first rising edge data signal line through an even number of inverting stages.
- 13. The circuit of claim 5 wherein said at least one inverter comprises an odd number of inverting stages.
- 14. The circuit of claim 5 further comprising:a seventh switching device coupled between said second circuit node and said reference voltage line, said seventh switching device for receiving a reset signal at a control terminal thereof for selectively resetting said latch.
- 15. The circuit of claim 14 wherein said seventh switching device comprises an MOS transistor.
- 16. The circuit of claim 15 wherein said seventh switching device comprises an N-channel transistor.
RELATED APPLICATION
The present application is a division of U.S. patent application Ser. No. 09/955,234 filed Sep. 18, 2001, now a U.S. Pat. No. 6,563,747, incorporated herein by reference in its entirety, which is assigned to the assignee of the present application which is a Divisional of 09/527,043 filed Mar. 16, 2000.
US Referenced Citations (7)