Claims
- 1. A semiconductor device, comprising:
a substrate having a given thermal conductivity greater than a thermal conductivity of silicon; a semiconductor layer disposed on said substrate, said semiconductor layer being formed of a semiconductor material having an energy gap of at least 2 eV; said substrate having a substrate surface remote from said semiconductor layer, and said semiconductor layer being electrically insulated from said substrate surface; a lateral power element disposed in said semiconductor layer, said lateral power component being configured as a normally off MOSFET having an inverse diode as an integral component, said inverse diode being configured to operate as a freewheeling diode; and said semiconductor layer having a trench formed therein, said lateral power element being laterally bounded at least partly by said trench formed in said semiconductor layer.
- 2. The semiconductor device according to claim 1, wherein said semiconductor layer contains a material selected from the group consisting of silicon carbide, gallium nitride, and diamond.
- 3. The semiconductor device according to claim 1, wherein said semiconductor layer contains silicon carbide of a polytype selected from the group consisting of a 6H polytype and a 15R polytype.
- 4. The semiconductor device according to claim 1, wherein said substrate contains a material selected from the group consisting of silicon carbide and aluminum nitride.
- 5. The semiconductor device according to claim 1, wherein said substrate contains a semi-insulating silicon carbide.
- 6. The semiconductor device according to claim 1, including a pn junction located between said substrate and said semiconductor layer for providing an electrical insulation.
- 7. The semiconductor device according to claim 1, wherein said semiconductor layer has a given thickness, said trench has a given depth at least as large as said given thickness of said semiconductor layer.
- 8. The semiconductor device according to claim 1, wherein said trench completely surrounds said lateral power element.
- 9. The semiconductor device according to claim 1, including:
a further lateral power element disposed adjacent to said lateral power element; and said trench electrically insulating said lateral power element and said further lateral power element from one another.
- 10. The semiconductor device according claim 1, including:
a further lateral power element disposed adjacent to said lateral power element; said trench being disposed between said lateral power element and said further lateral power element; and said semiconductor layer having a given region for providing an electrically conductive connection between said lateral power element and said further lateral power element, said given region of said semiconductor layer interrupting said trench.
- 11. The semiconductor device according to claim 1, including:
three further lateral power elements; and said lateral power element and said three further lateral power elements being lateral field-effect transistors and being interconnected to form a two-phase converter.
- 12. The semiconductor device according to claim 1, including:
five further lateral power elements; and said lateral power element and said five further lateral power elements being lateral field-effect transistors and being interconnected to form a three-phase converter.
- 13. The semiconductor device according to claim 1, including at least one component with a small-signal function, said at least one component being concomitantly integrated on said substrate.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 199 14 803.1 |
Mar 1999 |
DE |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE00/00812, filed Mar. 16, 2000, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/DE00/00812 |
Mar 2000 |
US |
| Child |
09968660 |
Oct 2001 |
US |