The invention relates to FINFET and method manufacture, and more particularly, to a design structure for interconnect structures containing various capping materials for electrical fuses and other related applications.
A fuse is a structure that is blown in accordance with a suitable electrical current. For example, an electrical current is provided through the fuse to eventually provide an open circuit condition. In integrated circuitry memory devices, fuses can be used for activating redundancy in memory chips and for programming functions and codes in logic chips. Specifically, dynamic random access memory (DRAM) and static random access memory (SRAM) employ fuses for such purposes.
Electronic fuses can also be used to prevent reduction of yield, which may be caused by random defects, generated in the manufacturing process. Moreover, fuse links provide for voltage options, packaging pin out options, or any other option desired by the manufacturer to be employed prior to the final processing. This helps increase yield and makes it easier to use one basic design for several different end products.
Some electrically blowable fuses take advantage of the electromigration (EM) effect to open an electrical connection. For example, EM is the transport of material caused by the gradual movement of ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. In electrically blowable fuses that take advantage of EM effect, such transport of material caused by the gradual movement of ions can open the electrical connection.
However, in a typical e-fuse the EM effect causes undesirable hillocks. More specifically, known e-fuses comprise a two-dimensional dog-bone shape having a small cross-sectional area between large cathode and anode pads. During programming, voids form at the center fuse element due to high current density, and eventually create an electrically open circuit. However, the electromigration causes the conductive material to pile-up and form hillocks at the anode end of the fuse element. Hillock formation is an undesirable effect that has not been exploited for any useful purpose.
Accordingly, there exists a need in the art to overcome the deficiencies and limitations described hereinabove.
In a first aspect of the invention, a structure comprises a first interconnect structure having a first interfacial structure and a second interconnect structure adjacent to the first structure. The second interconnect structure has second interfacial structure different from the first interfacial structure.
In another aspect of the invention, a structure comprises a wiring interconnect structure having an interface comprising a metal wiring layer and a capping layer of a first material type. The structure further comprises an electronic fuse interconnect structure having an interface comprising a metal wiring layer and a capping layer of a second material type.
In yet another aspect of the invention, a structure comprises a first macro having a metal wiring layer on a first level electrically connected to a metal wiring layer on a second layer and a capping layer over the metal wiring layer on the second layer which has a first electromigration (EM) resistance. The structure further comprises a second macro adjacent the first macro. The second macro has a metal wiring layer on the first level electrically connected to a metal wiring layer on the second layer and a capping layer over the metal wiring layer on the second layer which has a second electromigration (EM) resistance different from the first electromigration (EM) resistance.
In still a further aspect of the invention, an interconnect structure comprises a first macro having a first e-fuse programmability comprising an upper wiring layer capped by a capping material. The interconnect structure further comprises a second macro having a second e-fuse programmability comprising an upper wiring layer capped by a capping material having interfacial properties which are different than that of the first macro.
In a further aspect of the invention, a design structure for e-fuse and interconnect structures is embodied in a machine-readable medium for designing, manufacturing, or testing an integrated circuit. The design structure comprises a first interconnect structure having a first interfacial structure and a second interconnect structure adjacent to the first structure. The second interconnect structure has second interfacial structure different from the first interfacial structure.
The present invention is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present invention.
The invention relates to a design structure, and more particularly, to a design structure for interconnect structures containing various capping materials for electrical fuses (e-fuses) and other related applications. More specifically, the present invention teaches interconnect structures, which may be implemented as either normal interconnects or e-fuses. The structures include various capping layer materials at an interface with a metal wiring layer to provide different interfacial properties, e.g., EM resistance.
Advantageously, the formation of the interconnect structure and e-fuses of the present invention can be implemented in FEOL, BEOL, and FBEOL, and are compatible with current process flows. The present invention thus allows the building of e-fuses during normal interconnect process flows, advantageously reducing processing costs for manufacturing e-fuses which are normally fabricated in different process flows. Also, in accordance with different embodiments, depending on the materials used herein (as discussed in detail below) the e-fuse can be programmed to blow at different current levels. EM effects in the e-fuses of the present invention will not cause undesirable hillocks at the anode end of the fuse element.
By way of example,
More specifically, multilayer electronic components comprise multiple layers of a dielectric material having metallization on each layer in the form of vias, pads, straps connecting pads to vias and wiring. Vias or other openings in the dielectric layer extend from one layer to another layer. These openings are filled with a conductive material and electrically connect the metallization on one layer to the metallization on another layer and provide for the high-density electronic components devices now used in industry. Metallization metal may be formed using a filling technique such as electroplating, electroless plating, chemical vapor deposition, physical vapor deposition or a combination of methods. The metal wiring is capped with a dielectric capping layer, which may be, for example, nitride.
As shown in
In particular, as shown in
With the data shown in
Macro A and Macro B include a dielectric layer 101. The dielectric layer 101 may be, for example, SiO2, Si3N4, SiCOH, SiLK, JSR, or porous dielectrics. The dielectric layer 101 could be any interconnect layer in the structure. In conventional lithographic and etching processes, a trench is formed in the dielectric layer 101. Materials are then deposited in the trench in conventional deposition processes to form an underlying metal interconnect 102. For example, a barrier/liner material 111 such as TaN is deposited in the trench. A barrier/liner material 112, e.g., Ta is deposited over the barrier/liner material 111. A metal interconnect material 102 is deposited over the barrier/liner material 112. The metal interconnect material 102 may be, for example, Cu, Al, Al(Cu) or W to name a few.
Still referring to
Via 108 and trenches 107 and 110 are formed in the structure in accordance with conventional trench or via formation processes. For example, a conventional dual damascene process and a single damascene process can be used to form the features 107, 108, 110. More specifically, a conventional lithographic and etching (e.g., RIE) process can be used to form the feature 108 and a second conventional lithographic and etching process can be used to form the features 107, 110. The formation of via 108 exposes the underlying interconnect 102.
In the illustrative embodiment shown in
As thus shown in the exemplary representation of
In
Again, as in the previous embodiments, the advantage of the embodiment of
Design process 910 may include using a variety of inputs; for example, inputs from library elements 930 which may house a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.), design specifications 940, characterization data 950, verification data 960, design rules 970, and test data files 985 (which may include test patterns and other testing information). Design process 910 may further include, for example, standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc. One of ordinary skill in the art of integrated circuit design can appreciate the extent of possible electronic design automation tools and applications used in design process 910 without deviating from the scope and spirit of the invention. The design structure of the invention is not limited to any specific design flow.
Design process 910 preferably translates an embodiment of the invention as shown in
While the invention has been described in terms of embodiments, those of skill in the art will recognize that the invention can be practiced with modifications and in the spirit and scope of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
5097247 | Doerrwaechter | Mar 1992 | A |
5585673 | Joshi et al. | Dec 1996 | A |
5695810 | Dubin et al. | Dec 1997 | A |
5930667 | Oda | Jul 1999 | A |
6008523 | Narayan et al. | Dec 1999 | A |
6180503 | Tzeng et al. | Jan 2001 | B1 |
6225210 | Ngo et al. | May 2001 | B1 |
6323554 | Joshi et al. | Nov 2001 | B1 |
6342733 | Hu et al. | Jan 2002 | B1 |
6362024 | Kotou et al. | Mar 2002 | B1 |
6541850 | Duesman et al. | Apr 2003 | B2 |
6555458 | Yu | Apr 2003 | B1 |
6605874 | Leu et al. | Aug 2003 | B2 |
6706625 | Sudijono et al. | Mar 2004 | B1 |
6730982 | Barth et al. | May 2004 | B2 |
6764951 | van Ngo | Jul 2004 | B1 |
6897144 | Ngo et al. | May 2005 | B1 |
7009222 | Yang | Mar 2006 | B2 |
7122900 | Takeda et al. | Oct 2006 | B2 |
7176126 | Oh et al. | Feb 2007 | B2 |
7183195 | Lee et al. | Feb 2007 | B2 |
7214594 | Wong et al. | May 2007 | B2 |
7239004 | Park et al. | Jul 2007 | B2 |
7285474 | Anderson et al. | Oct 2007 | B2 |
7323760 | Sakoh | Jan 2008 | B2 |
7361991 | Saenger et al. | Apr 2008 | B2 |
7365001 | Yang et al. | Apr 2008 | B2 |
7368801 | Otsuka et al. | May 2008 | B2 |
7391097 | Kothandaraman et al. | Jun 2008 | B2 |
7402463 | Yang et al. | Jul 2008 | B2 |
7435618 | Chen et al. | Oct 2008 | B2 |
7439623 | Harada | Oct 2008 | B2 |
7488682 | Yang | Feb 2009 | B2 |
7489230 | Ueda | Feb 2009 | B2 |
7501347 | Noguchi et al. | Mar 2009 | B2 |
7517763 | Park et al. | Apr 2009 | B2 |
7538353 | Huang et al. | May 2009 | B2 |
7572682 | Yang et al. | Aug 2009 | B2 |
7586196 | Dubin et al. | Sep 2009 | B2 |
7602027 | Burke et al. | Oct 2009 | B2 |
7622364 | Adkisson et al. | Nov 2009 | B2 |
7642176 | Cheng et al. | Jan 2010 | B2 |
7671444 | Wang et al. | Mar 2010 | B2 |
7728432 | Takewaki et al. | Jun 2010 | B2 |
7732893 | Iyer et al. | Jun 2010 | B2 |
7732922 | Yang et al. | Jun 2010 | B2 |
7741721 | Black et al. | Jun 2010 | B2 |
7745905 | Iwamoto et al. | Jun 2010 | B2 |
7785934 | Hsu et al. | Aug 2010 | B2 |
7800228 | Yang et al. | Sep 2010 | B2 |
7808076 | Kono et al. | Oct 2010 | B2 |
7956466 | Hsu et al. | Jun 2011 | B2 |
7960808 | Burr et al. | Jun 2011 | B2 |
7968966 | Hotta et al. | Jun 2011 | B2 |
7968967 | Wang et al. | Jun 2011 | B2 |
7989913 | Ueda | Aug 2011 | B2 |
8030733 | Naem | Oct 2011 | B1 |
8138083 | Yang et al. | Mar 2012 | B2 |
8159042 | Yang et al. | Apr 2012 | B2 |
8232190 | Bernstein et al. | Jul 2012 | B2 |
8264062 | Watanabe | Sep 2012 | B2 |
20010030366 | Nakano et al. | Oct 2001 | A1 |
20020011645 | Bertin et al. | Jan 2002 | A1 |
20020149105 | Yoon et al. | Oct 2002 | A1 |
20030001267 | Watanabe | Jan 2003 | A1 |
20030227089 | Watanabe et al. | Dec 2003 | A1 |
20040113279 | Chen et al. | Jun 2004 | A1 |
20040145855 | Block et al. | Jul 2004 | A1 |
20040207092 | Burrell et al. | Oct 2004 | A1 |
20060017153 | Choi | Jan 2006 | A1 |
20060118963 | Yamada | Jun 2006 | A1 |
20070001307 | Usui et al. | Jan 2007 | A1 |
20070032067 | Nakashima | Feb 2007 | A1 |
20070155172 | Lai et al. | Jul 2007 | A1 |
20070161290 | Fitzsimmons et al. | Jul 2007 | A1 |
20070254470 | Jung | Nov 2007 | A1 |
20070273002 | Hwang | Nov 2007 | A1 |
20080054398 | Lin et al. | Mar 2008 | A1 |
20080067627 | Boeck et al. | Mar 2008 | A1 |
20080174022 | Chen et al. | Jul 2008 | A1 |
20080206978 | Hsu et al. | Aug 2008 | A1 |
20090085152 | Bernstein et al. | Apr 2009 | A1 |
20090109722 | Hsu et al. | Apr 2009 | A1 |
20090174075 | Yang et al. | Jul 2009 | A1 |
20090243113 | Tuten et al. | Oct 2009 | A1 |
20090261450 | Cheng et al. | Oct 2009 | A1 |
20090294902 | Yoshimura et al. | Dec 2009 | A1 |
20100090751 | Cheng et al. | Apr 2010 | A1 |
20120276732 | Lin et al. | Nov 2012 | A1 |
20130049166 | Yonezu et al. | Feb 2013 | A1 |
Entry |
---|
Notice of Allowance dated May 30, 2013 in related U.S. Appl. No. 13/537,879, 10 pages. |
Patent Trial and Appeal Board Decision dated Sep. 27, 2013 in related U.S. Appl. No. 12/118,161, 7 pages. |
Final Office Action dated Dec. 10, 2013 in Reference of U.S. Appl. No. 12/118,161, 7 pages. |
Number | Date | Country | |
---|---|---|---|
20130168807 A1 | Jul 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13537879 | Jun 2012 | US |
Child | 13780471 | US | |
Parent | 13052662 | Mar 2011 | US |
Child | 13537879 | US | |
Parent | 12118186 | May 2008 | US |
Child | 13052662 | US |