Isolation region fabrication for replacement gate processing

Information

  • Patent Grant
  • RE50181
  • Patent Number
    RE50,181
  • Date Filed
    Monday, March 22, 2021
    3 years ago
  • Date Issued
    Tuesday, October 22, 2024
    3 months ago
Abstract
A semiconductor structure includes a silicon-on-insulator (SOI) substrate, the SOI substrate comprising a bottom silicon layer, a buried oxide (BOX) layer, and a top silicon layer; a plurality of active devices formed on the top silicon layer; and an isolation region located between two of the active devices, wherein at least two of the plurality of active devices are electrically isolated from each other by the isolation region, and wherein the isolation region extends through the top silicon layer to the BOX layer.
Description
BACKGROUND

This disclosure relates generally to the field of integrated circuit (IC) manufacturing, and more specifically to isolation region fabrication for electrical isolation between semiconductor devices on an IC.


ICs are formed by connecting isolated active devices, which may include semiconductor devices such as field effect transistors (FETs), through specific electrical connection paths to form logic or memory circuits. Therefore, electrical isolation between active devices is important in IC fabrication. Isolation of FETs from one another is usually provided by shallow trench isolation (STI) regions located between active silicon islands. An STI region may be formed by forming a trench in the substrate between the active devices by etching, and then filling the trench with an insulating material, such as an oxide. After the STI trench is filled with the insulating material, the surface profile of the STI region may be planarized by, for example, chemical mechanical polishing (CMP).


However, use of raised (or regrown) source/drain structures, which may be employed to achieve lower series resistances of the IC or to strain FET channels, may exhibit significant growth non-uniformities at the boundary between a gate and an STI region, or when the opening in which the source/drain structure is formed is of variable dimensions. This results in increased variability in FET threshold voltage (Vt), delay, and leakage, which in turn degrades over-all product performance and power. One solution to such boundary non-uniformity is to require all STI regions to be bounded by isolation regions. However, inclusion of such isolation region structures may limit space available for wiring, device density, and increase the load capacitance, thereby increasing switching power of the IC.


BRIEF SUMMARY

In one aspect, a semiconductor structure includes a silicon-on-insulator (SOI) substrate, the SOI substrate comprising a bottom silicon layer, a buried oxide (BOX) layer, and a top silicon layer; a plurality of active devices formed on the top silicon layer; and an isolation region located between two of the active devices, wherein at least two of the plurality of active devices are electrically isolated from each other by the isolation region, and wherein the isolation region extends through the top silicon layer to the BOX layer.


Additional features are realized through the techniques of the present exemplary embodiment. Other embodiments are described in detail herein and are considered a part of what is claimed. For a better understanding of the features of the exemplary embodiment, refer to the description and to the drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

Referring now to the drawings wherein like elements are numbered alike in the several FIGURES:



FIG. 1 illustrates a flowchart of an embodiment of a method of isolation region fabrication for replacement gate processing.



FIG. 2A is a cross sectional view illustrating an embodiment of a semiconductor structure including dummy gates on a silicon-on-insulator (SOI) substrate.



FIG. 2B is a top view illustrating an embodiment of the semiconductor structure of FIG. 2A that comprises fins for formation of fin field effect transistors (finFETs).



FIG. 3 is a cross sectional view illustrating the semiconductor structure of FIG. 2A after formation of an interlevel dielectric layer (ILD) over the dummy gates.



FIG. 4 is a cross sectional view illustrating the semiconductor structure of FIG. 3 after application and patterning of photoresist.



FIG. 5 is a cross sectional view illustrating the semiconductor structure of FIG. 3 after removal of an exposed dummy gate to form an isolation region trench.



FIG. 6 is a cross sectional view illustrating the semiconductor structure of FIG. 4 after removal filling the isolation region trench with an isolation dielectric.



FIG. 7 is a cross sectional view illustrating the semiconductor structure of FIG. 5 after formation of a hardmask layer over the isolation region trench.



FIG. 8 is a cross sectional view illustrating the semiconductor structure of FIG. 6 after replacement gate processing.





DETAILED DESCRIPTION

Embodiments of a method for isolation region fabrication for replacement gate processing, and an IC including isolation regions, are provided, with exemplary embodiments being discussed below in detail. Instead of placing isolation regions at STI region boundaries, isolation regions may replace STI regions, as is described in U.S. patent application Ser. No. 12/951,575 (Anderson et al.), filed Nov. 22, 2010, which is herein incorporated by reference in its entirety. A relatively dense, low-capacitance IC may be formed by replacement gate (i.e., gate-last) processing through use of a block mask that selectively allows removal of active silicon in a gate opening to form an isolation region. The active silicon is removed in a manner that is self-aligned to the dummy gate, such that there is no overlap of gate to active area and hence minimal capacitance penalty.



FIG. 1 shows a flowchart of an embodiment of a method 100 of isolation region fabrication for replacement gate processing. FIG. 1 is discussed with reference to FIGS. 2-7. First, in block 101 of FIG. 1, a semiconductor structure including dummy gates, source/drain regions, spacers, is formed on a substrate using regular semiconductor processing techniques, and an interlevel dielectric layer (ILD) is formed over the dummy gates. The semiconductor structure may also include raised source/drain regions located on either side of the dummy gates underneath the spacers isin some embodiments. The semiconductor structure may include any appropriate semiconductor structure that includes dummy gates, including but not limited to a fin field effect transistor (finFET) structure. An embodiment of such a semiconductor structure 200A is shown in FIG. 2A. The substrate is a silicon-on-insulator substrate, including bottom silicon layer 201, buried oxide (BOX) layer 202, and top silicon layer 203. Dummy gates 204 are located on top silicon layer 203. In some embodiments, a gate dielectric layer 207 is formed underneath each dummy gate 204. The dummy gate structure 204 may be polysilicon in some embodiments. The gate dielectric layer 207 may be any appropriate dielectric material, and in some embodiments may include a bottom dielectric layer and a top metal layer. Spacers 205 are formed on either side of the dummy gates 204. FIG. 2B shows a top view of an embodiment of the semiconductor structure 200A of FIG. 2A in which the top silicon layer 203 has been patterned to form fins for finFETs. In the semiconductor structure 200B of FIG. 2B, the dummy gates 204 wrap around and cover the fins that comprise top silicon layer 203. After formation of the dummy gates 204, as shown in FIG. 3, ILD 301 is formed over the dummy gates 204 and spacers 205, and ILD 301 is planarized such that the top surfaces of dummy gates 204 are exposed.


Returning to method 100, in block 102, a block mask is applied to the top surface of the dummy gates and the ILD, and the block mask is patterned to selectively expose the dummy gates that are to become isolation regions. The block mask may comprise, for example, photoresist. FIG. 4 shows an embodiment of the semiconductor structure 200A after application and patterning of photoresist 401 to form the block mask, which exposes a dummy gate 402. Then, turning again to method 100, in block 103, the exposed dummy gate is removed, and the portion of the top silicon layer located underneath the removed dummy gate is etched down to the BOX layer to form an isolation region recess. FIG. 5 shows an embodiment of a device including an isolation region recess 501. The etch used to remove exposed dummy gate 402 and its respective gate dielectric layer 207, and to form the recess 501 in top silicon layer 203, may be a sequential multistage etch. The sequential multistage etch may have 3 or 4 different stages depending on the materials that make up dummy gate 204 and gate dielectric layer 207. In embodiments in which the dummy gate 402 is polysilicon, dummy gate 402 may be removed using a dry etch such as a bromine-based etch. The respective gate dielectric layer 207 may next be removed using a wet etch, such as a hydrofluoric etch for example. In embodiments in which respective gate dielectric layer 207 includes a bottom dielectric layer and a top metal layer, the etch to remove the gate dielectric layer 207 may be a 2-stage etch. Then, the recess 501 may be formed in the top silicon layer 203 using a dry etch such as a bromine-based etch to etch down to BOX layer 202.


Next, in method 100 of FIG. 1, in block 104, the recess that was formed during the etch performed in block 103 is filled with an insulating material to form the isolation region, and the top surface of the insulating material is planarized such as is shown in FIG. 6. In FIG. 6, the recess 501 is filled with an insulator, and the top surface of the insulator is planarized, to form isolation region 601. The insulator that comprises isolation region 601 may include silicon dioxide or silicon nitride in various embodiments. Then, flow of method 100 proceeds to block 105, in which a hardmask layer is formed over the isolation region and the photoresist is removed. FIG. 7 shows an embodiment of a hardmask layer 701 formed over the isolation region 601. The hardmask layer 701 may be silicon nitride. The photoresist 401 is also removed to expose the top surfaces of the remaining dummy gates 204.


Lastly, in block 106 of method 100 of FIG. 1, replacement gate processing is performed on the remaining dummy gates, resulting in an IC device including electrical devices separated by isolation regions. An example of an IC device 800 including an isolation region 601 between two active devices is shown in FIG. 78. Dummy gates 204 have been replaced with gate stacks 801 to form active FETs 802, including gate stacks 801, gate dielectric layer 207, spacers 205, and source/drain and channel regions located underneath the devices in the top silicon layer 203. The active FETs 802 may include raised source/drain regions (not shown) located under the spacers 205 in some embodiments. The active FETs 802 are separated by the isolation region 601, which extends down to BOX layer 202, preventing electrical leakage between active FETs 802. The hardmask layer 701 acts to protect the isolation region 601 during the replacement gate processing. The hardmask layer 701 may be left on the device 800 in some embodiments, or in other embodiments the hardmask layer 701 may be removed after replacement gate processing is completed. FIGS. 2A-8 are shown for illustrative purposes only; a device formed using method 100 may include any appropriate number, type, and layout of FETs separated by any appropriate number and layout of isolation regions. For example, in some embodiments, two active devices in a semiconductor structure may have two isolation regions located between the two active devices. Also, in some embodiments, the gate dielectric layer that is initially formed underneath the dummy gate may be replaced during the replacement gate processing. The finished active devices may comprise finFETs in some embodiments, or any other appropriate type of active device that may be formed by replacement gate processing in other embodiments.


The technical effects and benefits of exemplary embodiments include formation of an IC having relatively high device density and low capacitance through replacement gate processing.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.


The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.

Claims
  • 1. A semiconductor structure, comprising: a silicon-on-insulator (SOI) substrate, the SOI substrate comprising a bottom silicon layer, a buried oxide (BOX) layer, and a top silicon layer;a plurality of active devices formed on the top silicon layer; andan isolation region located between two of the plurality of active devices, wherein at least two of the plurality of active devices are electrically isolated from each other by the isolation region, wherein the isolation region extends through the top silicon layer to the BOX layer, wherein the isolation region further extends between a pair of spacers that are located on the top silicon layer on either side of the isolation region, and wherein the isolation region further extends through an interlevel dielectric (ILD) layer that is located over the pair of spacers.
  • 2. The semiconductor structure of claim 1, further comprising a hardmask layer located over the isolation region.
  • 3. The semiconductor structure of claim 2, wherein the hardmask layer comprises silicon nitride.
  • 4. A semiconductor device comprising: a substrate including a top silicon layer that includes a fin;a first gate structure disposed on the fin;a second gate structure disposed on the fin;an isolation region disposed between the first gate structure and the second gate structure, and electrically isolating the first gate structure from the second gate structure;a first region disposed on a first side of the isolation region and disposed on the substrate;a second region disposed on a second side of the isolation region and disposed on the substrate;a third region including an interlevel dielectric (ILD) layer and including a first portion disposed on the first region and a second portion disposed on the second region; anda silicon nitride layer disposed on the first region and the second region,wherein the isolation region extends between the first region and the second region, and extends through the third region,the isolation region extends from above a top of the fin to a bottom of the fin,the fin extends in a first horizontal direction and at least the first gate structure extends in a second horizontal direction perpendicular to the first horizontal direction, andwherein a top surface of the first gate structure is at substantially the same level as a top surface of the isolation region.
  • 5. The semiconductor device of claim 4, wherein the third region includes a third portion disposed on the first gate structure and a fourth portion disposed on the second gate structure.
  • 6. The semiconductor device of claim 4, wherein the silicon nitride layer is disposed on the isolation region.
  • 7. The semiconductor device of claim 4, wherein the silicon nitride layer is disposed on the third region.
  • 8. The semiconductor device of claim 4, wherein the isolation region extends through the third region in a direction that is substantially parallel with respect to a top surface of the substrate.
  • 9. The semiconductor device of claim 4, wherein the isolation region extends through the third region in a direction that is substantially perpendicular with respect to a top surface of the substrate.
  • 10. The semiconductor device of claim 4, wherein the third region is disposed on a sidewall of the first region and on a sidewall of the second region.
  • 11. The semiconductor device of claim 4, wherein the third region is disposed on a top surface of the first region and on a top surface of the second region.
  • 12. The semiconductor device of claim 4, wherein the isolation region contacts the third region.
  • 13. The semiconductor device of claim 4, wherein the isolation region contacts the silicon nitride layer.
  • 14. A semiconductor device comprising: a substrate including a top silicon layer that includes a fin;a first gate structure disposed on the fin;a second gate structure disposed on the fin;an isolation region disposed between the first gate structure and the second gate structure, and electrically isolating the first gate structure from the second gate structure;a first region disposed on a first side of the isolation region and disposed on the substrate;a second region disposed on a second side of the isolation region and disposed on the substrate;a third region including a first portion disposed on the first region and a second portion disposed on the second region;a silicon nitride layer disposed on the first region and the second region, disposed on the isolation region above the isolation region to vertically overlap the isolation region, and disposed adjacent to the third region;a first channel disposed below the first gate structure; anda second channel disposed below the second gate structure,wherein the isolation region extends between the first region and the second region, and extends through the third region that is disposed on the first region and the second region.
CROSS-REFERENCE TO RELATED APPLICATION

This application is a continuation reissue application of U.S. patent application Ser. No. 15/626,876, filed Jun. 19, 2017, which is an application for reissue of U.S. Pat. No. 8,643,109, filed Feb. 20, 2013, and which is continuation reissue application of U.S. patent application Ser. No. 15/015,546, filed Feb. 4, 2016 and now U.S. Pat. No. RE46,448, which is an application for reissue of U.S. Pat. No. 8,643,109, filed Feb. 20, 2013, which patent was filed as a divisional application of U.S. patent application Ser. No. 13/213,713, filed on Aug. 19, 2011, now U.S. Pat. No. 8,546,208, the disclosure of each of which is herein incorporated by reference in its entirety.

US Referenced Citations (32)
Number Name Date Kind
6803278 Tran Oct 2004 B2
6812149 Wang et al. Nov 2004 B1
7049185 Ito May 2006 B2
7052937 Clevenger May 2006 B2
7525173 Yang et al. Apr 2009 B2
7569887 Otsuki Aug 2009 B2
7671469 Lee et al. Mar 2010 B2
7785946 Haffner et al. Aug 2010 B2
7915112 Xu et al. Mar 2011 B2
8502316 Fung et al. Aug 2013 B2
9184100 Tsai et al. Nov 2015 B2
RE46448 Anderson Jun 2017 E
RE48616 Anderson Jun 2021 E
20050019993 Lee et al. Jan 2005 A1
20050035415 Yeo Feb 2005 A1
20050153490 Yoon Jul 2005 A1
20050169052 Hsu et al. Aug 2005 A1
20050239242 Zhu Oct 2005 A1
20060125024 Ishigaki Jun 2006 A1
20060228872 Nguyen Oct 2006 A1
20070176235 Tsujiuchi et al. Aug 2007 A1
20070178660 Miller et al. Aug 2007 A1
20080020515 White et al. Jan 2008 A1
20080079074 Icel et al. Apr 2008 A1
20080079088 Kudo Apr 2008 A1
20080197424 Haensch Aug 2008 A1
20090114995 Suzuki May 2009 A1
20090200604 Chidambarrao et al. Aug 2009 A1
20100148248 Mikasa Jun 2010 A1
20100193877 Liaw et al. Aug 2010 A1
20110147765 Huang et al. Jun 2011 A1
20110287600 Cheng Nov 2011 A1
Foreign Referenced Citations (2)
Number Date Country
2004-288685 Oct 2004 JP
2005-340461 Dec 2005 JP
Non-Patent Literature Citations (2)
Entry
Hirose Shingo, JP2004288685, Oct. 14, 2004, Abstract.
Shinohara Tsuneo, JP2005340461, Dec. 8, 2005, Abstract.
Divisions (1)
Number Date Country
Parent 13213713 Aug 2011 US
Child 13771275 US
Continuations (2)
Number Date Country
Parent 15626876 Jun 2017 US
Child 17209199 US
Parent 15015546 Feb 2016 US
Child 15626876 US
Reissues (2)
Number Date Country
Parent 13771275 Feb 2013 US
Child 15015546 US
Parent 13771275 Feb 2013 US
Child 17209199 US