Claims
- 1. A row decoder responsive to a row address, said row decoder comprising:
- decode means for selecting a group of rows; means for disabling the selection of said group of rows, responsive to a row redundancy disable signal;
- latch means for holding said selected groups of rows selected until reset;
- driver means for individually driving a row select signal on each of said group of rows; and,
- reset means for resetting said latch means to deselect said selected group of rows.
- 2. The row decoder of claim 1 wherein said decode means is a three way NAND gate.
- 3. The row decoder of claim 1 wherein said latch means is a pair of cross coupled inverters.
- 4. The row decoder of claim 1 wherein said group of rows is rows and said reset means is a PFET.
- 5. A DRAM having a memory array, said memory array being arranged in rows and columns, at least one group of said rows being selected and driven by a row decoder as in claim 1.
- 6. The DRAM of claim 1 wherein said latch means is a pair of cross coupled inverters.
- 7. The DRAM of claim 6 wherein said group of rows is 4 rows and said reset means is a PFET.
- 8. A row decoder responsive to a row address, said row decoder comprising:
- decode means for selecting a group of rows;
- means for disabling selection of said group of rows responsive to a row redundancy disable signal;
- latch means for holding said selected groups of rows selected until reset;
- driver means for individually driving a row select signal on each of said group of rows;
- reset means for resetting said latch means to deselect said selected group of rows; and
- said row select signal being generated from a latched partial decoder, said latched partial decoder being reset independently of said latch means.
- 9. The row decoder of claim 8 wherein said decode means is a three way NAND gate.
- 10. The row decoder of claim 8 wherein said latch means is a pair of cross coupled inverters.
- 11. The row decoder of claim 8 wherein said group of rows is 4 rows and said reset means is a PFET.
- 12. A DRAM having a memory array, said memory array being arranged in rows and columns, said DRAM including a row decoder responsive to a row address, said row decoder comprising:
- decode means for selecting a group of rows;
- means for disabling selection of said group of rows, responsive to a row redundancy disable signal;
- latch means for holding said selected groups of rows selected until reset;
- driver means for individually driving a row select signal on each of said group of rows;
- reset means for resetting said latch means to deselect said selected group of rows; and,
- said row select signal being generated from a latched partial decoder, said latched partial decoder being reset independently of said latch means.
- 13. The DRAM of claim 12 wherein said decode means is a three way NAND gate.
- 14. A row decoder responsive to a row address, said row decoder comprising:
- decode means for selecting a group of rows;
- latch means for holding said selected groups of rows selected until reset;
- driver means for individually driving a row select signal on each of said group of rows;
- reset means for resetting said latch means to deselect said selected group of rows; and,
- said row select signal being generated from a latched partial decoder, said latched partial decoder being reset independently of said latch means.
- 15. The row decoder of claim 14 wherein said decode means is a three way NAND gate.
- 16. The row decoder of claim 14 wherein said latch means is a pair of cross coupled inverters.
- 17. The row decoder of claim 14 wherein said group of rows is 4 rows and said reset means is a PFET.
- 18. A DRAM having a memory array, said memory array being arranged in rows and columns, at least one group of said rows being selected and driven by a row decoder as in claim 14.
RELATED APPLICATION
This application is related to application Ser. No. 08/477,061, to Kirihata, et al., entitled "A Method of Testing A Random Access Memory", assigned to the Assignee of the present Application and filed coincident herewith and incorporated herein by reference.
US Referenced Citations (9)