Claims
- 1. A layout method for supporting a plurality of CPUs of different package techniques, comprising:
providing a plurality of printed circuit boards; placing on said printed circuit board that is used to constitute a top signal layer and a bottom signal layer, wherein said placement can be processed on said top signal layer and said bottom signal layer in said area where said control chip is coupled to the CPU; cutting said printed circuit board that is used to constitute a power layer to cut off an area that is coupled to a reference potential on said power layer in said area where said control chip is coupled to the CPU; and combining said printed circuit board to form a stack structure.
- 2. The layout method of claim 1, wherein said stack structure comprises:
said top signal layer, used to place a first signal line in said area where said CPU is coupled to the control chip; a reference potential providing layer, located below said top signal layer, coupled to the reference potential; a power layer, located below said reference potential providing layer, comprising: a voltage providing area for providing an operating voltage to the CPU and said control chip; and a reference potential providing area, coupled to the reference potential; and said bottom signal layer, located below said power layer, used to place a second signal line in said area where said CPU is coupled to the control chip.
- 3. The layout method of claim 1, wherein said first signal line refers to the reference potential providing layer.
- 4. The layout method of claim 1, wherein said second signal line refers to the reference potential providing area of said power layer.
- 5. The layout method of claim 1, wherein said stack structure is located in said area where said plurality of signals of said CPU is coupled to the plurality of signals of said control chip.
- 6. The layout method of claim 5, wherein said layout structure is placed on said motherboard.
- 7. The layout method of claim 1, wherein said reference potential is a grounded potential.
- 8. The layout method of claim 1, wherein said reference potential providing area is located in a first side of said control chip, and said CPU operating voltage providing area cuts into a second side of said control chip.
- 9. The layout method of claim 8, wherein said first side is said side nearest to the CPU, and said second side is a contiguous side of said first side.
- 10. The layout method of claim 1, wherein said CPU is either a CPU that has 423 pins and uses said pin grid array (PGA) package, or a CPU that has 478 pins and uses said ball grid array (BGA) package.
- 11. The layout method of claim 10, wherein said CPU having 423 pins and said CPU having 478 pins use a single control chip to support said CPU operation.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 91101325 |
Jan 2002 |
TW |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of a prior application Ser. No. 10/064,426, filed Jul. 12, 2002, which claims the priority benefit of Taiwan application serial no. 91101325, filed Jan. 28, 2002.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
10064426 |
Jul 2002 |
US |
| Child |
10710731 |
Jul 2004 |
US |