Claims
- 1. A laterally diffused metal oxide semilconductor transistor comprising a gate electrode and comprising tapered oxide self aligned to the gate electrode, wherein the tapered oxide has a thickness of less than 500 nm at the tapered oxide's thickest point, and wherein the tapered oxide is not a field oxide.
- 2. The transistor of claim 1, wherein the tapered oxide thickness ranges from 200 nm to 500 nm at the tapered oxide's thickest point.
- 3. The transistor of claim 1, wherein the tapered oxide thickness ranges from 200 nm to 250 nm at the tapered oxide's thickest point.
- 4. The transistor of claim 1, wherein the gate electrode is less than 1 micron wide.
- 5. The transistor of claim 1, wherein the gate electrode is 0.3 to less than 1 micron wide.
- 6. The transistor of claim 1, wherein the transistor is capable of operating in the region of 1 to 10 GHz.
- 7. A laterally diffused metal oxide semiconductor transistor comprising a gate electrode and having a tapered oxide self aligned to the gate electrode, wherein the tapered oxide is not a field oxide and has a thickness of less than 500 nm at the tapered oxide's thickest point, and wherein the transistor is capable of operating in the region of 1 to 10 GHz.
- 8. A laterally diffused metal oxide semiconductor transistor comprising a polysilicon gate electrode having a tapered silicon dioxide on at least one side of the gate electrode, wherein the silicon dioxide has a thickness of less than 500 nm at the silicon dioxide's thickest point, and wherein the tapered silicon dioxide is not a field oxide.
Parent Case Info
This Application is a Divisional of prior application Ser. No. 09/641,086 filed on Aug. 17, 2000, now U.S. Pat. No. 6,506,641, to Charles W. Pearce. The above-listed Application is commonly assigned with the present invention and is incorporated herein by reference as if reproduced herein in its entirety under Rule 1.53(b).
US Referenced Citations (4)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-283072 |
Nov 1990 |
JP |
Non-Patent Literature Citations (1)
Entry |
“Silicon Processing for the VLSI Era, vol. 3—The Submicron MOSFET” by Wolf, 1995, pp. 330-331. |