The present invention is generally related to resistive switching devices. More particularly, embodiments according to the present invention provide a method and a structure to form a resistive switching device. Embodiments according to the present invention can be applied to non-volatile memory devices but it should be recognized that the present invention can have a much broader range of applicability.
The inventor of the present invention has recognized the success of semiconductor devices has been mainly driven by an intensive transistor down-scaling process. However, as field effect transistors (FETs) approach sizes less than 100 nm, physical problems such as short channel effect begin to hinder proper device operation. For transistor based memories, such as those commonly known as Flash memories, other performance degradations or problems may occur as device sizes shrink. With Flash memories, a high voltage is usually required for programming of such memories, however, as device sizes shrink, the high programming voltage can result in dielectric breakdown and other problems. Similar problems can occur with other types of non-volatile memory devices other than Flash memories.
The inventor of the present invention recognizes that many other types of non-volatile random access memory (RAM) devices have been explored as next generation memory devices, such as: ferroelectric RAM (Fe RAM); magneto-resistive RAM (MRAM); organic RAM (ORAM); phase change RAM (PCRAM); and others.
A common drawback with these memory devices include that they often require new materials that are incompatible with typical CMOS manufacturing. As an example of this, Organic RAM or ORAM requires organic chemicals that are currently incompatible with large volume silicon-based fabrication techniques and foundries. As another example of this, Fe-RAM and MRAM devices typically require materials using a high temperature anneal step, and thus such devices cannot be normally be incorporated with large volume silicon-based fabrication techniques.
Additional drawbacks with these devices include that such memory cells often lack one or more key attributes required of non-volatile memories. As an example of this, Fe-RAM and MRAM devices typically have fast switching (e.g. “0” to “1”) characteristics and good programming endurance, however, such memory cells are difficult to scale to small sizes. In another example of this, for ORAM devices reliability of such memories is often poor. As yet another example of this, switching of PCRAM devices typically includes Joules heating and undesirably require high power consumption.
From the above, a new semiconductor device structure and integration is desirable.
The present invention is generally related to resistive switching devices. More particularly, embodiments according to the present invention provide a method and a structure to form a resistive switching device. Embodiments according to the present invention can be applied to non-volatile memory devices but it should be recognized that the present invention can have a much broader range of applicability.
In various embodiments, resistive random accessed memory device (commonly known as RRAM or ReRAM) configured in a crossbar array has an unique advantage of forming a high density memory device. Each of the RRAM comprises of a top electrode, a bottom electrode, and a resistive switching material formed in between the first electrode and the second electrode. The resistive switching material is characterized by a resistance depending on an electric field applied to the electrodes. For a small feature size, the resistive switching element preferably has a small size as permitted by current patterning and etching techniques. Lithography to print such a small feature for etching is difficult and usually results in defects and yield loss. Additionally, RRAM device may use non-conventional materials not normally used in CMOS process and may complicate the CMOS fabrication process. Accordingly, embodiments according to the present invention provide a method and a device structure to form a resistive switching device using an amorphous silicon material as the resistive switching material.
In various embodiments, resistive random accessed memory device (commonly known as RRAM or ReRAM) configured in a crossbar array has an unique advantage of forming a high density memory device. Each of the RRAM comprises of a top electrode, a bottom electrode, and a resistive switching material formed in between the first electrode and the second electrode. The resistive switching material is characterized by a resistance depending on an electric field applied to the electrodes. For a small feature size, the resistive switching element preferably has a small size as permitted by current patterning and etching techniques. Lithography to print such a small feature for etching is difficult and usually results in defects and yield loss. Additionally, RRAM device may use non-conventional materials not normally used in CMOS process and may complicate the CMOS fabrication process. Accordingly, embodiments according to the present invention provide a method and a device structure to form a resistive switching device using an amorphous silicon material as the resistive switching material.
In a specific embodiment, a method of forming a non-volatile memory device is provided. The method includes providing a substrate having a surface region. A first dielectric material is formed overlying the surface region of the substrate and a first wiring material overlying the first dielectric material. The method forms a junction material comprising a p+ polysilicon material overlying the first wiring material. In a specific embodiment, the method includes forming a resistive switching material overlying the junction material and forming an active conductive material overlying the resistive switching material. A masking layer overlies the active conductive material. The method includes subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures. Each of the plurality of first structures including the first wiring structure are elongated in shape and separated by a first gap region. The method includes forming a second dielectric material overlying the first structure and filling the first gap region. The second dielectric material is subjected to a first planarizing process to expose a top surface region of the active conductive material. A second wiring material is formed overlying the exposed surface region of the active conductive material and the planarized surface region of the second dielectric material. The method includes subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching device. Each of the plurality of second wiring structures is characterized by a second elongated shape and separated by a second gap region. Each of the plurality of resistive switching device comprises at least the active conductive material, the resistive switching material, and the junction material and configured in an intersection of the first wiring structure and the second wiring structure in a specific embodiment.
According to one aspect of the invention, a method of forming non-volatile memory device structure is described. One process includes providing a substrate having a surface region, forming a first dielectric material overlying the surface region of the substrate, and forming a first wiring material overlying the first dielectric material. A method includes forming a junction material comprising a p+ polysilicon material overlying the first wiring material, forming a resistive switching material overlying the junction material, and forming a active conductive material overlying the resistive switching material. A technique includes forming a masking layer overlying the active conductive material, subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures, each of the plurality of first structures including a first wiring structure being elongated in shape in a first direction and separated by a first gap region in a second direction, and forming a second dielectric material filling the first gap region and overlying the plurality of first structures. A fabrication recipe includes subjecting the second dielectric material to a first planarizing process to expose a top surface region of the active conductive material and to expose a top surface region of the second dielectric material, forming a second wiring material overlying the top surface region of the active conductive material and the top surface region of the second dielectric material, and subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching devices, each of the plurality of second wiring structures being elongated in shape in the second direction and separated by a second gap region in the first direction, each of the plurality of resistive switching devices comprising at least the active conductive material, the resistive switching material, and the junction material, the resistive switching device being configured in an intersection of the first wiring structures and the second wiring structures.
According to another aspect of the invention, a non-volatile memory device structure is disclosed. One device includes a plurality of first wiring structures being elongated in shape in a first direction and separated by a first gap region in a second direction, wherein the first gap region comprises a first dielectric material formed in a first forming process, and a plurality of second wiring structures being elongated in shape in a second direction and separated by a second gap region in a first direction, wherein the second gap region comprises a second dielectric material formed in a second forming process. A device may include a plurality of resistive switching devices comprising at least a layer of active conductive material, a layer of resistive switching material, and a layer of a junction material, wherein each of the plurality of resistive switching devices are formed at intersections of the first wiring structures and the second wiring structures, wherein the junction material comprising a p+ polysilicon material overlying the first wiring material, wherein a first plurality of the plurality of resistive switching devices are separated by the first dielectric material in the first gap region; and wherein a second plurality of the plurality of resistive switching devices are separated by the second dielectric material in the second gap region.
According to yet another aspect of the invention, a non-volatile memory device having a structure formed according to a described process is disclosed. A process may include providing a substrate having a surface region, forming a first dielectric material overlying the surface region of the substrate, foaming a first wiring material overlying the first dielectric material, and forming a junction material comprising a p+ polysilicon material overlying the first wiring material. A method may include forming a resistive switching material overlying the junction material, forming a active conductive material overlying the resistive switching material, forming a masking layer overlying the active conductive material, and subjecting a first stack of material comprising the first wiring material, the junction material, the resistive switching material, and the active conductive material to a first etching process to form a plurality of first structures, each of the plurality of first structures including a first wiring structure being elongated in shape in a first direction and separated by a first gap region in a second direction. A technique may include forming a second dielectric material filling the first gap region and overlying the plurality of first structures, subjecting the second dielectric material to a first planarizing process to expose a top surface region of the active conductive material and to expose a top surface region of the second dielectric material, forming a second wiring material overlying the top surface region of the active conductive material and the top surface region of the second dielectric material, and subjecting a second stack of material comprising the second wiring material, the plurality of first structures, and the second dielectric material in the first gap region to a second patterning and etching process to form a plurality of second wiring structures and a plurality of resistive switching devices, each of the plurality of second wiring structures being elongated in shape in the second direction and separated by a second gap region in the first direction, each of the plurality of resistive switching devices comprising at least the active conductive material, the resistive switching material, and the junction material, the resistive switching device being configured in an intersection of the first wiring structures and the second wiring structures.
Many benefits are achieved by ways of present invention over conventional techniques. For example, embodiments of the present method uses a two step etching process to form a resistive switching device for a non-volatile memory device. The two step etching process allows for device shrinkage without etching a small feature thus improving device performance and device yield. Additionally, the present method utilizes conventional CMOS fabrication equipments without modification. Depending on the embodiment, one or more of these benefits can be achieved. One skilled in the art would recognize other modifications, variations, and alternatives.
In order to more fully understand the present invention, reference is made to the accompanying drawings. Understanding that these drawings are not to be considered limitations in the scope of the invention, the presently described embodiments and the presently understood best mode of the invention are described with additional detail through use of the accompanying drawings in which:
The present invention is generally related to resistive switching devices. More particularly, embodiments according to the present invention provide a method and a structure to form a resistive switching device. Embodiments according to the present invention can be applied to non-volatile memory devices but it should be recognized that the present invention can have a much broader range of applicability.
Resistive switching element can be a suitable insulator material or a semiconductor material characterized by an electrical resistance depending at least on a voltage applied between the first electrode and the second electrode. Conventional fabrication of the resistive switching device includes forming the resistive switching element using a pattering and etching of the resistive switching layer material. As device shrinks, fabrication of the resistive switching element using conventional etching and patterning can be challenging resulting in yield loss and degrading device performance. Accordingly, embodiments according to the present invention
Second electrode can include an active conductive material, which forms conductive particles in resistive switching element 106 thereby changing the resistance characteristic upon application of the voltage.
In certain embodiments, the semiconductor substrate can have one or more MOS devices formed thereon. The one or more MOS devices can be controlling circuitry for the resistive memory devices in specific embodiments. In other embodiments, the one or more MOS devices may include other functionality, such as a processor, logic, or the like.
In various embodiments, a processor, or the like, may include resistive memory memories as described herein. Because the state-change memories are relatively non-volatile, the states of devices, such as processors, or the like may be maintained while power is not supplied to the processors. To a user, such capability would greatly enhance the power-on power-off performance of devices including such processors. Additionally, such capability would greatly reduce the power consumption of devices including such processors. In particular, because such memories are non-volatile, the processor need not draw power to refresh the memory states, as is common with CMOS type memories. Accordingly, embodiments of the present invention are directed towards processors or other logic incorporating these memory devices, as described herein, devices (e.g. smart phones, network devices) incorporating such memory devices, and the like.
As illustrated in
Referring to
In certain embodiments, a first adhesion material 404 is first formed overlying the first dielectric material before deposition of the first wiring material to promote adhesion of the first wiring material to the first dielectric material. A diffusion barrier material 406 may also be formed overlying the metal material to prevent the metal material to contaminate other portions of the device in a specific embodiment.
Referring to
Referring to
The switching material is characterized by a state, for example, a resistance state dependent on an electric field in the switching material. In a specific embodiment, the switching material is an amorphous silicon material. The amorphous silicon material has essentially intrinsic semiconductor characteristic and is not intentionally doped in a specific embodiment. In various embodiments, the amorphous silicon is also referred to as non-crystalline silicon (nc-Si). nc-Si non-volatile resistive switching devices may be fabricated using existing CMOS technologies. In an exemplary process, a mixture of silane (SiH4) (45 sccm) and Helium (He) (500 sccm) is used to form an a-Si layer with a deposition rate of 80 nm per minute (T=260° C., P=600 mTorr) during PECVD. In another exemplary process, a mixture of silane (SiH4) (190 sccm) and Helium (He) (100 sccm) is used to form an a-Si layer with a deposition rate of 2.8 A per second (T=380° C., P=2.2 Torr) during PECVD. In another exemplary process, silane (SiH4 80 sccm) or disilane is used to form an a-Si layer with a deposition rate of 2.8 nm per minute (T=585° C., P=100 mTorr) during LPCVD. Portions of poly-silicon grains may form during the LPCVD process and result in an amorphous-poly silicon film. In various embodiments, no p-type, n-type, or metallic impurities are intentionally added to the deposition chamber while forming the amorphous silicon material. Accordingly, when deposited, the amorphous silicon material is substantially free of any p-type, n-type or metallic dopants, i.e. the amorphous silicon material is undoped.
As shown in
For amorphous silicon material as the resistive switching material, the metal material can be silver or an alloy of silver. The alloy of silver comprises at least 80 percent of silver in a specific embodiment. The silver material forms a silver region in a portion of the amorphous silicon material upon application of the electric filed. The silver region comprises a plurality of silver particles, including silver ions, silver clusters, silver atoms and a combination. The plurality of silver particles is formed in defect sites of the amorphous silicon material in a specific embodiment. The silver region further comprises a silver filament structure extending towards the first wiring structure.
In various embodiments, the filament structure is characterized by a length, a distance between the silver particles, and a distance between the filament structure and the first electrode structure. In a specific embodiment, the resistive switching material (for example, the amorphous silicon material) is characterized by a resistance depending at least on a length, a distance between the silver particles, and a distance between the filament structure and the first electrode structure. Due to material mismatch, defect density is high at an interface region formed from the amorphous silicon material and the first wiring material, and may cause a short. The junction layer (for example, p+ polycrystalline silicon germanium material) controls an interfacial defect density for proper switching behavior of the resistive switching device in a specific embodiment.
In some embodiments, the silver material is in direct contact with the amorphous silicon used as the resistive switching material in a specific embodiment. In other embodiments, a thin layer of material, e.g. oxide, nitride, is formed prior to the deposition of the silver material on top of the amorphous silicon used as the resistive switching material. This interposing thin layer of material may be naturally or specifically grown or formed. In some embodiments, one or more etch operations (e.g. HF etch, Argon etch) may help control the thickness of this layer. In some embodiments, the thickness of the material (e.g. oxide) prior to deposition of the silver material may range from about 20 angstroms to about 50 angstroms; in other embodiments, the thickness may range from about 30 angstroms to about 40 angstroms; or the like. In some embodiments, an additional layer of amorphous silicon may be disposed upon the top of the thin layer of (oxide, nitride, barrier) material, prior to deposition of the silver material. This additional layer of amorphous silicon (not intentionally doped) may be used to help bind the silver material to the thin layer of material (e.g. oxide, nitride, barrier). In some examples, the thickness may be on the order of 20-50 angstroms. In one example, the order of layers may be: undoped amorphous silicon used as the resistive switching material, a thin layer of material (e.g. oxide, nitride, barrier), a thin layer of amorphous silicon, and the silver material.
Depending on the embodiment, a second diffusion barrier material 802 can be formed overlying active conductive material 702. For silver as active conductive material 702, second diffusion barrier material 802 can comprise a titanium/titanium nitride material. Titanium may be formed by a physical vapor deposition process using a titanium target material. Titanium nitride material may be formed using a physical vapor deposition process, or a chemical vapor process or the like.
Referring to
As shown in
As illustrated in
Third dielectric material 1102 is subjected to a planarizing process 1202 to expose a top surface region 1204 of each of the first structure of material 1002 as shown in
In a specific embodiment, the method includes forming a second wiring material 1302 overlying top surface region 1204 and third dielectric material 1102. Second wiring material 1302 can include copper, tungsten, aluminum, or a suitable doped semiconductor material depending on the application. Second wiring material can be formed using a physical vapor deposition process, for example a sputtering process from a suitable target material, a chemical vapor deposition process, an electrochemical deposition process including electroless deposition, or any combination of these, and others.
In a specific embodiment, the method subjects a second stack of material including the second wiring material 1302, the first structure of material 1002, and isolating third dielectric material 1102 to a second patterning and etching process. Second patterning and etching process may include using a second masking layer 1402 as shown in
As shown in
Referring to
Various other steps such as planarizing the fourth dielectric material to isolate the second wiring structure as shown in
Depending on the embodiment, the method can be extended to form N layers of vertically stacked resistive switching devices, where N can range from 1 to 8, or more. The N layers of resistive switching devices are separated and isolated by a dielectric material. For example, the Nth layer of the device is isolated from the (N+1)th layer by the dielectric material.
In a specific embodiment, a resistive switching device structure is provided. The device structure includes a first electrode, a second electrode, and a resistive switching element configured in an intersection region formed from the first electrode and the second electrode. The second electrode can include at least a first portion and a second portion. The first portion can include an active conductive material in physical and electrical contact with the resistive switching element. The resistive element can include a resistive switching material characterized by a resistance modulated by an electric field caused by an electric potential difference between the first electrode and the second electrode. Further, the resistive switching element can be formed by at least a first patterning and etching process and a second patterning and etching process, each of which comprises forming a first gap region and a second gap region to isolate the resistive switching element. The first gap region and the second gap region are configured to be orthogonal to each other in a specific embodiment. The resistive switching device can disposed in a N by M crossbar array wherein each of the crossbar array of memory cells can be further vertically stacked to form a high density memory device in various embodiment.
Though the present invention has been described using various examples and embodiments, it is also understood that the examples and embodiments described herein are for illustrative purposes only and that various modifications or alternatives in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims
Number | Name | Date | Kind |
---|---|---|---|
680652 | Elden | Aug 1901 | A |
4433468 | Kawamata | Feb 1984 | A |
4684972 | Owen et al. | Aug 1987 | A |
4741601 | Saito | May 1988 | A |
5139911 | Yagi et al. | Aug 1992 | A |
5242855 | Oguro | Sep 1993 | A |
5278085 | Maddox, III et al. | Jan 1994 | A |
5315131 | Kishimoto et al. | May 1994 | A |
5335219 | Ovshinsky et al. | Aug 1994 | A |
5360981 | Owen et al. | Nov 1994 | A |
5457649 | Eichman et al. | Oct 1995 | A |
5538564 | Kaschmitter | Jul 1996 | A |
5541869 | Rose et al. | Jul 1996 | A |
5594363 | Freeman et al. | Jan 1997 | A |
5614756 | Forouhi et al. | Mar 1997 | A |
5645628 | Endo et al. | Jul 1997 | A |
5707487 | Hori et al. | Jan 1998 | A |
5714416 | Eichman et al. | Feb 1998 | A |
5751012 | Wolstenholme et al. | May 1998 | A |
5840608 | Chang | Nov 1998 | A |
5970332 | Pruijmboom et al. | Oct 1999 | A |
5998244 | Wolstenholme et al. | Dec 1999 | A |
6128214 | Kuekes et al. | Oct 2000 | A |
6143642 | Sur, Jr. et al. | Nov 2000 | A |
6259116 | Shannon | Jul 2001 | B1 |
6291836 | Kramer et al. | Sep 2001 | B1 |
6436765 | Liou et al. | Aug 2002 | B1 |
6436818 | Hu et al. | Aug 2002 | B1 |
6492694 | Noble et al. | Dec 2002 | B2 |
6627530 | Li et al. | Sep 2003 | B2 |
6762474 | Mills, Jr. | Jul 2004 | B1 |
6768157 | Krieger et al. | Jul 2004 | B2 |
6815286 | Krieger et al. | Nov 2004 | B2 |
6838720 | Krieger et al. | Jan 2005 | B2 |
6858481 | Krieger et al. | Feb 2005 | B2 |
6858482 | Gilton | Feb 2005 | B2 |
6864127 | Yamazaki et al. | Mar 2005 | B2 |
6864522 | Krieger et al. | Mar 2005 | B2 |
6881994 | Lee et al. | Apr 2005 | B2 |
6927430 | Hsu | Aug 2005 | B2 |
6939787 | Ohtake et al. | Sep 2005 | B2 |
6946719 | Petti et al. | Sep 2005 | B2 |
7020006 | Chevallier et al. | Mar 2006 | B2 |
7023093 | Canaperi et al. | Apr 2006 | B2 |
7026702 | Krieger et al. | Apr 2006 | B2 |
7102150 | Harshfield et al. | Sep 2006 | B2 |
7122853 | Gaun et al. | Oct 2006 | B1 |
7187577 | Wang et al. | Mar 2007 | B1 |
7221599 | Gaun et al. | May 2007 | B1 |
7238607 | Dunton et al. | Jul 2007 | B2 |
7254053 | Krieger et al. | Aug 2007 | B2 |
7289353 | Spitzer et al. | Oct 2007 | B2 |
7324363 | Kerns et al. | Jan 2008 | B2 |
7365411 | Campbell | Apr 2008 | B2 |
7405418 | Happ et al. | Jul 2008 | B2 |
7426128 | Scheuerlein | Sep 2008 | B2 |
7433253 | Gogl et al. | Oct 2008 | B2 |
7474000 | Scheuerlein et al. | Jan 2009 | B2 |
7479650 | Gilton | Jan 2009 | B2 |
7499355 | Scheuerlein et al. | Mar 2009 | B2 |
7521705 | Liu | Apr 2009 | B2 |
7534625 | Karpov et al. | May 2009 | B2 |
7541252 | Eun et al. | Jun 2009 | B2 |
7550380 | Elkins et al. | Jun 2009 | B2 |
7566643 | Czubatyi et al. | Jul 2009 | B2 |
7606059 | Toda | Oct 2009 | B2 |
7615439 | Schricker et al. | Nov 2009 | B1 |
7629198 | Kumar et al. | Dec 2009 | B2 |
7719001 | Nomura et al. | May 2010 | B2 |
7728318 | Raghuram et al. | Jun 2010 | B2 |
7729158 | Toda et al. | Jun 2010 | B2 |
7749805 | Pinnow et al. | Jul 2010 | B2 |
7772581 | Lung | Aug 2010 | B2 |
7778063 | Brubaker et al. | Aug 2010 | B2 |
7786464 | Nirschl et al. | Aug 2010 | B2 |
7786589 | Matsunaga et al. | Aug 2010 | B2 |
7824956 | Schricker et al. | Nov 2010 | B2 |
7829875 | Scheuerlein | Nov 2010 | B2 |
7835170 | Bertin et al. | Nov 2010 | B2 |
7858468 | Liu et al. | Dec 2010 | B2 |
7859884 | Scheuerlein | Dec 2010 | B2 |
7875871 | Kumar et al. | Jan 2011 | B2 |
7881097 | Hosomi et al. | Feb 2011 | B2 |
7897953 | Liu | Mar 2011 | B2 |
7898838 | Chen et al. | Mar 2011 | B2 |
7920412 | Hosotani et al. | Apr 2011 | B2 |
7924138 | Kinoshita et al. | Apr 2011 | B2 |
7968419 | Li et al. | Jun 2011 | B2 |
7972897 | Kumar et al. | Jul 2011 | B2 |
8004882 | Katti et al. | Aug 2011 | B2 |
8018760 | Muraoka et al. | Sep 2011 | B2 |
8021897 | Sills et al. | Sep 2011 | B2 |
8045364 | Schloss et al. | Oct 2011 | B2 |
8054674 | Tamai et al. | Nov 2011 | B2 |
8067815 | Chien et al. | Nov 2011 | B2 |
8071972 | Lu et al. | Dec 2011 | B2 |
8084830 | Kanno et al. | Dec 2011 | B2 |
8088688 | Herner | Jan 2012 | B1 |
8097874 | Venkatasamy et al. | Jan 2012 | B2 |
8102698 | Scheuerlein | Jan 2012 | B2 |
8143092 | Kumar et al. | Mar 2012 | B2 |
8144498 | Kumar et al. | Mar 2012 | B2 |
8164948 | Katti et al. | Apr 2012 | B2 |
8168506 | Herner | May 2012 | B2 |
8183553 | Phatak et al. | May 2012 | B2 |
8207064 | Bandyopadhyay et al. | Jun 2012 | B2 |
8227787 | Kumar et al. | Jul 2012 | B2 |
8233308 | Schricker et al. | Jul 2012 | B2 |
8237146 | Kreupl et al. | Aug 2012 | B2 |
8374018 | Lu | Feb 2013 | B2 |
8385100 | Kau et al. | Feb 2013 | B2 |
8389971 | Chen et al. | Mar 2013 | B2 |
8394670 | Herner | Mar 2013 | B2 |
8399307 | Herner | Mar 2013 | B2 |
8467227 | Jo | Jun 2013 | B1 |
8658476 | Sun et al. | Feb 2014 | B1 |
8659003 | Herner et al. | Feb 2014 | B2 |
20030052330 | Klein | Mar 2003 | A1 |
20030141565 | Hirose et al. | Jul 2003 | A1 |
20040026682 | Jiang | Feb 2004 | A1 |
20040170040 | Rinerson et al. | Sep 2004 | A1 |
20040192006 | Campbell et al. | Sep 2004 | A1 |
20040194340 | Kobayashi | Oct 2004 | A1 |
20050020510 | Benedict | Jan 2005 | A1 |
20050029587 | Harshfield | Feb 2005 | A1 |
20050062045 | Bhattacharyya | Mar 2005 | A1 |
20060017488 | Hsu | Jan 2006 | A1 |
20060281244 | Ichige et al. | Dec 2006 | A1 |
20070008773 | Scheuerlein | Jan 2007 | A1 |
20070015348 | Hsu et al. | Jan 2007 | A1 |
20070045615 | Cho et al. | Mar 2007 | A1 |
20070087508 | Herner | Apr 2007 | A1 |
20070090425 | Kumar et al. | Apr 2007 | A1 |
20070105284 | Herner | May 2007 | A1 |
20070105390 | Oh | May 2007 | A1 |
20070205510 | Lavoie et al. | Sep 2007 | A1 |
20070228414 | Kumar et al. | Oct 2007 | A1 |
20070284575 | Li et al. | Dec 2007 | A1 |
20070290186 | Bourim et al. | Dec 2007 | A1 |
20070291527 | Tsushima et al. | Dec 2007 | A1 |
20080002481 | Gogl et al. | Jan 2008 | A1 |
20080006907 | Lee et al. | Jan 2008 | A1 |
20080048164 | Odagawa | Feb 2008 | A1 |
20080089110 | Robinett et al. | Apr 2008 | A1 |
20080090337 | Williams | Apr 2008 | A1 |
20080106925 | Paz de Araujo et al. | May 2008 | A1 |
20080106926 | Brubaker et al. | May 2008 | A1 |
20080185567 | Kumar et al. | Aug 2008 | A1 |
20080206931 | Breuil et al. | Aug 2008 | A1 |
20080220601 | Kumar et al. | Sep 2008 | A1 |
20080232160 | Gopalakrishnan | Sep 2008 | A1 |
20080278990 | Kumar et al. | Nov 2008 | A1 |
20080304312 | Ho et al. | Dec 2008 | A1 |
20080311722 | Petti et al. | Dec 2008 | A1 |
20090001345 | Schricker et al. | Jan 2009 | A1 |
20090014707 | Lu et al. | Jan 2009 | A1 |
20090052226 | Lee et al. | Feb 2009 | A1 |
20090095951 | Kostylev et al. | Apr 2009 | A1 |
20090152737 | Harshfield | Jun 2009 | A1 |
20090168486 | Kumar | Jul 2009 | A1 |
20090231910 | Liu et al. | Sep 2009 | A1 |
20090250787 | Kutsunai | Oct 2009 | A1 |
20090256130 | Schricker | Oct 2009 | A1 |
20090257265 | Chen et al. | Oct 2009 | A1 |
20090267047 | Sasago et al. | Oct 2009 | A1 |
20090298224 | Lowrey | Dec 2009 | A1 |
20090321789 | Wang et al. | Dec 2009 | A1 |
20100007937 | Widjaja et al. | Jan 2010 | A1 |
20100012914 | Xu et al. | Jan 2010 | A1 |
20100019221 | Lung et al. | Jan 2010 | A1 |
20100019310 | Sakamoto | Jan 2010 | A1 |
20100032638 | Xu | Feb 2010 | A1 |
20100032640 | Xu | Feb 2010 | A1 |
20100044708 | Lin et al. | Feb 2010 | A1 |
20100084625 | Wicker et al. | Apr 2010 | A1 |
20100085798 | Lu et al. | Apr 2010 | A1 |
20100090192 | Goux et al. | Apr 2010 | A1 |
20100101290 | Bertolotto | Apr 2010 | A1 |
20100102290 | Lu et al. | Apr 2010 | A1 |
20100157651 | Kumar et al. | Jun 2010 | A1 |
20100157710 | Lambertson et al. | Jun 2010 | A1 |
20100163828 | Tu | Jul 2010 | A1 |
20100176368 | Ko et al. | Jul 2010 | A1 |
20100219510 | Scheuerlein et al. | Sep 2010 | A1 |
20100221868 | Sandoval | Sep 2010 | A1 |
20100321095 | Mikawa et al. | Dec 2010 | A1 |
20110006275 | Roelofs et al. | Jan 2011 | A1 |
20110089391 | Mihnea et al. | Apr 2011 | A1 |
20110128779 | Redaelli et al. | Jun 2011 | A1 |
20110133149 | Sonehara | Jun 2011 | A1 |
20110136327 | Han et al. | Jun 2011 | A1 |
20110155991 | Chen | Jun 2011 | A1 |
20110198557 | Rajendran et al. | Aug 2011 | A1 |
20110204312 | Phatak | Aug 2011 | A1 |
20110205782 | Costa et al. | Aug 2011 | A1 |
20110212616 | Seidel et al. | Sep 2011 | A1 |
20110227028 | Sekar et al. | Sep 2011 | A1 |
20110284814 | Zhang | Nov 2011 | A1 |
20110305064 | Jo et al. | Dec 2011 | A1 |
20110312151 | Herner | Dec 2011 | A1 |
20110317470 | Lu et al. | Dec 2011 | A1 |
20120001145 | Magistretti et al. | Jan 2012 | A1 |
20120001146 | Lu et al. | Jan 2012 | A1 |
20120007035 | Jo et al. | Jan 2012 | A1 |
20120008366 | Lu | Jan 2012 | A1 |
20120012806 | Herner | Jan 2012 | A1 |
20120012808 | Herner | Jan 2012 | A1 |
20120015506 | Jo et al. | Jan 2012 | A1 |
20120025161 | Rathor et al. | Feb 2012 | A1 |
20120033479 | Delucca et al. | Feb 2012 | A1 |
20120043519 | Jo et al. | Feb 2012 | A1 |
20120043520 | Herner et al. | Feb 2012 | A1 |
20120043621 | Herner | Feb 2012 | A1 |
20120043654 | Lu et al. | Feb 2012 | A1 |
20120074374 | Jo | Mar 2012 | A1 |
20120080798 | Harshfield | Apr 2012 | A1 |
20120104351 | Wei et al. | May 2012 | A1 |
20120108030 | Herner | May 2012 | A1 |
20120142163 | Herner | Jun 2012 | A1 |
20120145984 | Rabkin et al. | Jun 2012 | A1 |
20120155146 | Ueda et al. | Jun 2012 | A1 |
20120205606 | Lee et al. | Aug 2012 | A1 |
20120220100 | Herner | Aug 2012 | A1 |
20120235112 | Huo et al. | Sep 2012 | A1 |
20120236625 | Ohba et al. | Sep 2012 | A1 |
20120250183 | Tamaoka et al. | Oct 2012 | A1 |
20120305874 | Herner | Dec 2012 | A1 |
20120326265 | Lai et al. | Dec 2012 | A1 |
Number | Date | Country |
---|---|---|
1020110014248 | Feb 2011 | KR |
WO 03034498 | Apr 2003 | WO |
WO 2009005699 | Jan 2009 | WO |
Entry |
---|
Jian Hu et al., “Area-Dependent Switching in Thin Film-Silicon Devices”, Materials Research Society, Mal. Res. Soc. Symp Proc., 2003, pp. A18.3.1-A18.3.6, vol. 762. |
André Dehon, “Array-Based Architecture for FET-Based, Nanoscale Electronics”, IEEE Transactions on Nanotechnology, Mar. 2003, pp. 23-32, vol. 2, No. 1, IEEE. |
Herb Goronkin et al., “High-Performance Emerging Solid-State Memory Technologies”, MRS Bulletin, www.mrs.org/publications/bulletin, Nov. 2004, pp. 805-813. |
Gerhard Müller et al., “Status and Outlook of Emerging Nonvolatile Memory Technologies”, IEEE, 2004, pp. 567-570. |
A.E. Owen et al., “Memory Switching in Amorphous Silicon Devices”, Journal of Non-Crystalline Solids 59 & 60,1983, pp. 1273-1280, North Holland Publishing Company/Physical Society of Japan. |
J. Campbell Scott, “Is There an Immortal Memory?”, www.sciencemag.org, Apr. 2, 2004, pp. 62-63, vol. 304 No. 5667, American Association for the Advancement of Science. |
S.H. Lee et al., “Full Integration and Cell Characteristics for 64Mb Nonvolatile PRAM”, 2004 Symposium on VLSI Technology Digest of Technical Papers, IEEE, 2004, pp. 20-21. |
Stephen Y. Chou et al., “Imprint Lithography With 25-Nanometer Resolution”, Science, Apr. 5, 1996, pp. 85-87, vol. 272, American Association for the Advancement of Science. |
S. Zankovych et al., “Nanoimprint Lithography: challenges and prospects”, Nanotechnology, 2001, pp. 91-95, vol. 12, Institute of Physics Publishing. |
A. Avila et al., “Switching in coplanar amorphous hydrogenated silicon devices”, Solid-State Electronics, 2000, pp. 17-27, vol. 44, Elsevier Science Ltd. |
Jian Hu et al., “Switching and filament formation in hot-wire CVD p-type a-Si:H devices”, Thin Solid Films, Science Direct, www.sciencedirect.com, 2003, pp. 249-252, vol. 430, Elsevier Science B.V. |
S. Hudgens et al., “Overview of Phase-Change Chalcogenide Nonvolatile Memory Technology”, MRS Bulletin, www.mrs.org/publications/bulletin, Nov. 2004, pp. 829-832. |
K. Terabe et al., “Quantized conductance atomic switch”, Nature, www.nature.com/nature, Jan. 6, 2005, pp. 47-50, vol. 433, Nature Publishing Group. |
Michael Kund et al., “Conductive bridging RAM (CBRAM): An emerging non-volatile memory technology scalable to sub 20nm”, IEEE, 2005. |
W. Den Boer, “Threshold switching in hydrogenated amorphous silicon”, Appl. Phys. Letter, 1982, pp. 812-813, vol. 40, American Institute of Physics. |
P.G. Lecomber et al., “The Switching Mechanism in Amorphous Silicon Junctions”, Journal of Non-Crystalline Solids, 1985, pp. 1373-1382, vol. 77 & 78, Elsevier Science Publishers B.V., North Holland Physics Publishing Division, North-Holland, Amsterdam. |
A. E. Owen et al., “Switching in amorphous devices”, Int. J. Electronics, 1992, pp. 897-906, vol. 73, No. 5, Taylor and Francis Ltd. |
M. Jafar et al., “Switching in amorphous-silicon devices”, Physical Review B, May 15, 1994, pp. 611-615, vol. 49, No. 19, The American Physical Society. |
Alexandra Stikeman, “Polymer Memory—The plastic path to better data storage”, Technology Review, www.technologyreview.com, Sep. 2002, pp. 31. |
Yong Chen et al., “Nanoscale molecular-switch crossbar circuits”, Nanotechnology, 2003, pp. 462-468, vol. 14, Institute of Physics Publishing Ltd. |
C. P. Collier et al., “Electronically Configurable Molecular-Based Logic Gates”, Science Jul. 16, 1999, pp. 391-395, vol. 285, No. 5426, American Association for the Advancement of Science. |
Office Action for U.S. Appl. No. 11/875,541 dated Jul. 22, 2010. |
Office Action for U.S. Appl. No. 11/875,541 dated Mar. 30, 2011. |
Office Action for U.S. Appl. No. 11/875,541 dated Oct. 5, 2011. |
Office Action for U.S. Appl. No. 11/875,541 dated Jun. 8, 2012. |
Jang Wook Choi, “Bistable [2]Rotaxane Based Molecular Electronics: Fundamentals and Applications”, Dissertation, Chapter 3, <http://resolver.caltech.edu/CaltechETD:etd-05242007-194737> 2007, pp. 79-120, California Institute of Technology, Pasadena. |
Sung-Hyun Jo et al., “A Silicon-Based Crossbar Ultra-High-Density Non-Volatile Memory”, SSEL Annual Report 2007. |
International Search Report for PCT/US2009/060023 filed on Oct. 8, 2009. |
Rainer Waser et al., “Nanoionics-based resistive switching memories”, Nature Materials, Nov. 2007, pp. 833-835, vol. 6, Nature Publishing Group. |
Written Opinion of the International Searching Authority for PCT/US2009/060023 filed on Oct. 8, 2009. |
Ex parte Quayle Action for U.S. Appl. No. 12/826,653 dated May 8, 2012. |
International Search Report for PCT/US2011/040090 filed on Jun. 10, 2011. |
Written Opinion of the International Searching Authority for PCT/US2011/040090 filed on Jun. 10, 2011. |
Notice of Allowance for U.S. Appl. No. 13/158,231 dated Apr. 17, 2012. |
Office Action for U.S. Appl. No. 12/835,704 dated Sep. 21, 2011. |
Office Action for U.S. Appl. No. 12/835,704 dated Mar. 1, 2012. |
Advisory Action for U.S. Appl. No. 12/835,704 dated Jun. 8, 2012. |
International Search Report and Written Opinion for PCT/US2011/046035 filed on Jul. 29, 2011. |
Office Action for U.S. Appl. No. 12/861,650 dated Jan. 25, 2012. |
Notice of Allowance for U.S. Appl. No. 12/861,650 dated Jun. 19, 2012. |
Sung Hyun Jo et al., “Programmable Resistance Switching in Nanoscale Two-Terminal Devices,” Supporting Information, Dec. 29, 2008, pp. 1-4, vol. 9., No. 1, Department of Electrical Engineering and Computer Science, the University of Michigan, Ann Arbor, Michigan. |
Kuk-Hwan Kim et al., “Nanoscale resistive memory with intrinsic diode characteristics and long endurance,” Applied Physics Letters, 2010, pp. 053106-1-053106-3, vol. 96, American Institute of Physics. |
Sung Hyun Jo et al., “Si-Based Two-Terminal Resistive Switching Nonvolatile Memory”, IEEE, 2008. |
Sung Hyun Jo et al., “Nanoscale Memristor Device as Synapse in Neuromorphic Systems”, Nano Letters, 10, 1297-1301, 2010, pubs.acs.org/NanoLett, A-E, American Chemical Society Publications. |
Wei Lu et al., “Nanoelectronics from the bottom up”, Nature Materials, www.nature.com/naturematerials, Nov. 2007, pp. 841-850, vol. 6, Nature Publishing Group. |
Sung Hyun Jo et al., “Ag/a-Si:H/c-Si Resistive Switching Nonvolatile Memory Devices”, Nanotechnology Materials and Devices Conference, IEEE, 2006, pp. 116-117, vol. 1. |
Sung Hyun Jo et al., “Experimental, Modeling and Simulation Studies of Nanoscale Resistance Switching Devices”, 9th Conference on Nanotechnology, IEEE, 2009, pp. 493-495. |
Sung Hyun Jo et al., “Nonvolatile Resistive Switching Devices Based on Nanoscale Metal/Amorphous Silicon/Crystalline Silicon Junctions”, Mater. Res. Soc. Symp. Proc., 2007, vol. 997, Materials Research Society. |
Sung Hyun Jo et al., “Si Memristive Devices Applied to Memory and Neuromorphic Circuits”, Proceedings of 2010 IEEE International Symposium on Circuits and Systems, 2010, pp. 13-16. |
Wei Lu et al., “Supporting Information”, 2008. |
Sung Hyun Jo et al., “High-Density Crossbar Arrays Based on a Si Memristive System”, Nano Letters, 2009, pp. 870-874, vol. 9 No. 2, American Chemical Society Publications. |
Sung Hyun Jo et al., “High-Density Crossbar Arrays Based on a Si Memristive System”, Supporting Information, 2009, pp. 1-4. |
Sung Hyun Jo et al., “Programmable Resistance Switching in Nanoscale Two-Terminal Devices”, Nano Letters, 2009, pp. 496-500, vol. 9 No. 1, American Chemical Society Publications. |
Shubhra Gangopadhyay et al., “Memory Switching in Sputtered Hydrogenated Amorphous Silicon (a-Si:H)”, Japanese Journal of Applied Physics, Short Notes, 1985, pp. 1363-1364, vol. 24 No. 10. |
S. K. Dey, “Electrothermal model of switching in amorphous silicon films”, J. Vac. Sci. Technol., Jan./Feb. 1980, pp. 445-448, vol. 17, No. 1, American Vacuum Society. |
J. Hajto et al., “The Programmability of Amorphous Silicon Analogue Memory Elements”, Mat. Res. Soc. Symp. Proc., 1990, pp. 405-410, vol. 192, Materials Research Society. |
M. J. Rose et al., “Amorphous Silicon Analogue Memory Devices”, Journal of Non-Crystalline Solids, 1989, pp. 168-170, vol. 115, Elsevier Science Publishers B.V., North-Holland. |
A. Moopenn et al., “Programmable Synaptic Devices for Electronic Neural Nets”, Control and Computers, 1990, pp. 37-41, vol. 18 No. 2. |
P.G. Le Comber, “Present and Future Applications of Amorphous Silicon and Its Alloys”, Journal of Non-Crystalline Solids, 1989, pp. 1-13, vol. 115, Elsevier Science Publishers B.V., North-Holland. |
J. Hu, et al., “AC Characteristics of Cr/p+a-Si:H/V Analog Switching Devices”, IEEE Transactions on Electron Devices, Sep. 2000, pp. 1751-1757, vol. 47 No. 9, IEEE. |
A.E. Owen et al., “New amorphous-silicon electrically programmable nonvolatile switching device”, Solid-State and Electron Devices, IEEE Proceedings, Apr. 1982, pp. 51-54, vol. 129, Pt. I., No. 2. |
J. Hajto et al., “Amorphous & Microcrystalline Semiconductor Devices: vol. 2, Materials and Device Physics”, Mar. 1, 2004, pp. 640-700, Artech House Publishers. |
J. Hajto et al., “Analogue memory and ballistic electron effects in metal-amorphous silicon structures”, Philosophical Magazine B, 1991, pp. 349-369, vol. 63 No. 1, Taylor & Francis Ltd. |
A. J. Holmes et al., “Design of Analogue Synapse Circuits using Non-Volatile a-Si:H Memory Devices”, Proceedings of ISCAS, 1994, pp. 351-354. |
Yajie Dong et al., “Si/a-Si Core/Shell Nanowires as Nonvolatile Crossbar Switches”, Nano Letters, Jan. 2008, pp. 386-391, vol. 8 No. 2, American Chemical Society. |
European Search Report for Application No. EP 09 81 9890.6 of Mar. 27, 2012. |
D. A. Muller et al., “The Electronic structure at the atomic scale of ultrathin gate oxides”, Nature, Jun. 24, 1999, pp. 758-761, vol. 399. |
J. Suñé et al., “Nondestructive multiple breakdown events in very thin SiO2 films”, Applied Physics Letters, 1989, pp. 128-130, vol. 55. |
A. E. Owen et al., “Electronic Switching in Amorphous Silicon Devices: Properties of the Conducting Filament”, Proceedings of 5th International Conference on Solid-State and Integrated Circuit Technology, IEEE, 1998, pp. 830-833. |
Sung Hyun Jo, “Nanoscale Memristive Devices for Memory and Logic Applications”, Ph. D dissertation, University of Michigan, 2010. |
Office Action for U.S. Appl. No. 12/894,098 dated Aug. 1, 2012. |
Sung Hyun Jo et al., “CMOS Compatible Nanoscale Nonvolatile Resistance Switching Memory”, Nano Letters, 2008, pp. 392-397, vol. 8, No. 2. |
Office Action for U.S. Appl. No. 12/582,086 dated Apr. 19, 2011. |
Office Action for U.S. Appl. No. 12/582,086 dated Sep. 6, 2011. |
Notice of Allowance for U.S. Appl. No. 12/582,086 dated Oct. 21, 2011. |
International Search Report for PCT/US2009/061249 filed on Oct. 20, 2009. |
Written Opinion of the International Searching Authority for PCT/US2009/061249 filed on Oct. 20, 2009. |
Office Action for U.S. Appl. No. 12/861,650 dated Oct. 16, 2012. |
Notice of Allowance for U.S. Appl. No. 12/894,087 dated Oct. 25, 2012. |
Notice of Allowance for U.S. Appl. No. 13/149,807 dated Oct. 29, 2012. |
Notice of Allowance for U.S. Appl. No. 12/861,666 dated Nov. 14, 2012. |
Office Action for U.S. Appl. No. 13/156,232, dated Nov. 26, 2012. |
Notice of Allowance for U.S. Appl. No. 13/290,024 dated Nov. 28, 2012. |
Office Action for U.S. Appl. No. 12/814,410 dated Apr. 17, 2012. |
Office Action for U.S. Appl. No. 12/835,699 dated Aug. 24, 2011. |
Notice of Allowance for U.S. Appl. No. 12/835,699 dated Feb. 6, 2012. |
Office Action for U.S. Appl. No. 12/833,898 dated Apr. 5, 2012. |
European Search Report for Application No. EP 1100 5207.3 of Oct. 12, 2011. |
Notice of Allowance for U.S. Appl. No. 12/833,898 dated May 30, 2012. |
Notice of Allowance for U.S. Appl. No. 12/939,824 dated May 11, 2012. |
Notice of Allowance for U.S. Appl. No. 12/940,920 dated Oct. 5, 2011. |
Office Action for U.S. Appl. No. 13/314,513 dated Mar. 27, 2012. |
Shong Yin, “Solution Processed Silver Sulfide Thin Films for Filament Memory Applications”, Technical Report No. UCB/EECS-2010-166, http://www.eecs.berkeley.edu/Pubs/TechRpts/2010/EECS-2010-166.html, Dec. 17, 2010, Electrical Engineering and Computer Sciences, University of California at Berkeley. |
Office Action for U.S. Appl. No. 13/149,653 dated Apr. 25, 2012. |
International Search Report for PCT/US2011/045124 filed on Jul. 22, 2011. |
Written Opinion of the International Searching Authority for PCT/US2011/045124 filed on Jul. 22, 2011. |
Peng-Heng Chang et al., “Aluminum spiking at contact windows in Al/Ti-W/Si”, Appl. Phys. Lett., Jan. 25, 1988, pp. 272-274, vol. 52 No. 4, American Institute of Physics. |
J. Del Alamo et al., “Operating Limits of Al-Alloyed High-Low Junctions for BSF Solar Cells”, Solid-State Electronics, 1981, pp. 415-420, vol. 24, Pergamon Press Ltd., Great Britain. |
Hao-Chih Yuan et al., “Silicon Solar Cells with Front Hetero-Contact and Aluminum Alloy Back Junction”, NREL Conference Paper CP-520-42566, 33rd IEEE Photovoltaic Specialists Conference, May 11-16, 2008, National Renewable Energy Laboratory, San Diego, California. |
Notice of Allowance for U.S. Appl. No. 12/939,824 dated Jul. 24, 2012. |
Office Action for Application No. EP 1100 5207.3 dated Aug. 8, 2012. |
Office Action for U.S. Appl. No. 13/417,135 dated Oct. 9, 2012. |
Notice of Allowance for U.S. Appl. No. 13/532,019 dated Nov. 14, 2012. |
Office Action for U.S. Appl. No. 13/149,653 dated Nov. 20, 2012. |
Notice of Allowance for U.S. Appl. No. 12/814,410 dated Jan. 8, 2013. |
Corrected Notice of Allowance for U.S. Appl. No. 12/861,666 dated Jan. 11, 2013. |
Supplemental Notice of Allowance for U.S. Appl. No. 12/894,087 dated Jan. 11, 2013. |
Notice of Allowance for U.S. Appl. No. 13/314,513 dated Jan. 24, 2013. |
Notice of Allowance for U.S. Appl. No. 13/118,258, dated Feb. 6, 2013. |
International Search Report and Written Opinion for PCT/US2012/040242, filed May 31, 2012. |
Office Action for U.S. Appl. No. 13/174,264 dated Mar. 6, 2013. |
Office Action for U.S. Appl. No. 13/679,976, dated Mar. 6, 2013. |
Notice of Allowance for U.S. Appl. No. 12/894,098, dated Mar. 15, 2013. |
Office Action for U.S. Appl. No. 13/465,188, dated Mar. 19, 2013. |
Office Action for U.S. Appl. No. 12/861,432 dated Mar. 29, 2013. |
Notice of Allowance for U.S. Appl. No. 13/748,490, dated Apr. 9, 2013. |
Office Action for U.S. Appl. No. 13/725,331, dated May 20, 2013. |
International Search Report and Written Opinion for PCT/US2012/045312 filed on Jul. 2, 2012. |
Office Action for U.S. Appl. No. 13/466,008, dated Jul. 29, 2013. |
Russo, U. et al, “Self-Accelerated Thermal Dissolution Model for Reset Programming in Unipolar Resistive-Switching Memory (RRAM) Devices”, IEEE Transactions on Electron Devices, Feb. 2009, pp. 193-200, vol. 56, Issue 2. |
Cagli, C. et al, “Evidence for threshold switching in the set process of NiO-based RRAM and physical modeling for set, reset, retention and disturb prediction”, 2008 IEEE International Electron Devices Meeting (IEDM), Dec. 15-17, 2008, pp. 1-4, San Francisco, CA, USA. |
Office Action for U.S. Appl. No. 13/077,941, dated Aug. 12, 2013. |
Office Action of U.S. Appl. No. 13/436,714 dated Aug. 27, 2013. |
Notice of Allowance for U.S. Appl. No. 13/679,976, dated Sep. 17, 2013. |
Office Action for U.S. Appl. No. 13/189,401 dated Sep. 30, 2013. |
Office Action for U.S. Appl. No. 13/462,653 dated Sep. 30, 2013. |
Corrected Notice of Allowability for U.S. Appl. No. 13/733,828, dated Oct. 1, 2013. |
Notice of Allowance for U.S. Appl. No. 13/733,828, dated Aug. 8, 2013. |
Office Action for U.S. Appl. No. 13/594,665 dated Aug. 2, 2013. |
Notice of Allowance for U.S. Appl. No. 13/769,152, dated Oct. 8, 2013. |
Notice of Allowance for U.S. Appl. No. 13/905,074, dated Oct. 8, 2013. |
Notice of Allowability for U.S. Appl. No. 13/452,657, dated Oct. 10, 2013. |
Notice of Allowance for U.S. Appl. No. 13/174,264, dated Oct. 16, 2013. |
Notice of Allowability for U.S. Appl. No. 13/417,135, dated Oct. 23, 2013. |
Notice of Allowance for U.S. Appl. No. 12/833,989 dated May 30, 2012. |
Office Action for U.S. Appl. No. 12/913,719 dated Feb. 17, 2011. |
Office Action for U.S. Appl. No. 12/913,719 dated Jul. 22, 2011. |
Notice of Allowance for U.S. Appl. No. 12/913,719 dated Mar. 12, 2012. |
Shong Yin, “Solution Processed Silver Sulfide Thin Films for Filament Memory Applications”, Technical Report No. UCN/EECS-2010-166, http://www.eecs.berkeley.edu/Pubs/TechRpts/2010/EECS-2010-166.html, Dec. 17. 2010, Electrical Engineering and Computer Sciences, University of California at Berkeley. |
Peng-Heng Chang et al, “Aluminum spiking at contact windows in Al/Ti-W/Si”, Appl. Phys. Lett., Jan. 25, 1988, pp. 272-274, vol. 52 No. 4, American Institute of Physics. |
J. Del Alamo et al, “Operating limits of Al-alloyed high-low junction for BSF solar cells”, Solid-State Electronics, 1981, pp. 415-420, vol. 24, Pergamon Press Ltd., Great Britain. |
Hao-Chih Yuan et al, “Silicon Solar Cells with Front Hetero-Contact and Aluminum Alloy Back Junction”, NREL Conference Paper CP-520-42566, 33rd IEEE Photovoltaic Specialists Conference, May 11-16, 2008, National Renewable Energy Laboratory, San Diego, California. |
Office Action of U.S. Appl. No. 13/436,714 dated Dec. 7, 2012. |
Office Action for U.S. Appl. No. 13/564,639, dated Mar. 19, 2013. |
John S. Suehle et al. “Temperature Dependence of soft breakdown and wear-out in sub-3nm SiO2 films”, IEEE 38th Annual International Reliability Physics Symposium, 2000, pp. 33-34, San Jose, California. |
Woonki Shin et al. “Effect of Native Oxide on Polycrystalline Silicon CMP”, Journal of the Korean Physical Society, Mar. 2009, pp. 1077-1081, vol. 54, No. 3. |
Office Action for U.S. Appl. No. 13/447,036 dated Jul. 9, 2013. |
Office Action for U.S. Appl. No. 13/764,698 dated Jul. 11, 2013. |
Office Action for U.S. Appl. No. 13/481,600 dated Sep. 20, 2013. |
Notice of Allowance for U.S. Appl. No. 13/725,331, dated Jan. 17, 2014. |
Office Action for U.S. Appl. No. 13/739,283, dated Jan. 16, 2014. |
Office Action for U.S. Appl. No. 13/920,021, dated Jan. 10, 2014. |
Office Action for U.S. Appl. No. 12/861,432, dated Jan. 8, 2014. |
Office Action for U.S. Appl. No. 13/586,815, dated Jan. 29, 2014. |
International Search Report and Written Opinion for PCT/US2013/061244, filed on Sep. 23, 2013. |
Office Action for U.S. Appl. No. 13/434,567, dated Feb. 6, 2014. |
Office Action for U.S. Appl. No. 13/620,012, dated Feb. 11, 2014. |
Notice of Allowance for U.S. Appl. No. 13/468,201, dated Feb. 20, 2014. |
Office Action for U.S. Appl. No. 12/625,817, dated Feb. 28, 2014. |
Office Action for U.S. Appl. No. 12/835,704, dated Mar. 14, 2014. |
Office Action for U.S. Appl. No. 13/870,919, Dated Apr. 3, 2014. |
Office Action for U.S. Appl. No. 13/167,920, dated Mar. 12, 2014. |
Number | Date | Country | |
---|---|---|---|
20130299769 A1 | Nov 2013 | US |