1. Field of the Invention
The present invention relates to a manufacturing method for an integrated semiconductor structure.
2. Description of the Related Art
Although in principle applicable to arbitrary integrated semiconductor structures, the following invention and the underlying problems will be explained with respect to integrated DRAM memory circuits in silicon technology.
US 2005/0003308 A1 discloses a method for fabricating a contact hole plane in a memory module with an arrangement of memory cells each having a selection transistor on a semiconductor substrate with an arrangement of mutually adjacent gate electrode stacks on the semiconductor surface. An insulator layer is formed on the semiconductor surface and a sacrificial layer is subsequently formed on the insulator layer, then material plugs are produced on the sacrificial layer for the purpose of defining contact openings between the mutually adjacent gate electrode stacks. Then, the sacrificial layer is etched to form material plugs with the underlying sacrificial layer blocks, after the production of the vitreous layer with uncovering of the sacrificial layer blocks above the contact openings between the mutually adjacent gate electrode stacks, an essentially planar surface being formed. Then, the sacrificial layer material is etched out from the vitreous layer and the uncovered insulator material is then removed above the contact openings on the semiconductor surface. Finally, the contact opening regions are filled with a conductive material.
EP 0 766 301 A2 discloses a method of forming a self-aligned overlapping bit-line contact comprising the steps of depositing a sacrificial material on a film; patterning said material, said material being a sacrificial fill-in for a bit-line contact stud; depositing an oxide on said material; planarizing said oxide; and etching said material in said film to form a self-allient bit-line contact.
It is an object of the present invention to provide an improved manufacturing method for an integrated semiconductor structure where critical both contacts of a memory cell region and contacts of a peripheral device region may be easily implemented.
This object is achieved in accordance with the invention by means of a manufacturing method for an integrated semiconductor structure comprising the steps of: providing a semiconductor substrate having a plurality of gate stacks in a first region and at least one gate stack in a second region; forming a sacrificial plug made of a first material surrounded by an isolation layer between two adjacent gate stacks in the first region; depositing a polarization layer over said plurality of gate stacks in said first region and said at least one gate stack in said second region; backpolishing said polarization layer such that the upper surface of said sacrificial plug is exposed; forming a structured hardmask layer made of said first material on said backpolished polarization layer which structured hardmask layer adjoins said sacrificial plug and has at least one opening in said second region; forming at least one contact hole in said second region under said at least one opening in said second region, said at least one contact hole exposing a substrate contact area adjacent to said gate stack in said second region or a contact area in said gate stack; selectively removing said hardmask layer and said sacrificial plug in a single etch step, whereby another contact hole is formed between two adjacent gate stacks in said first region; removing said isolation layer on the bottom of said another contact hole such that the substrate is exposed; and filling said contact hole and said another contact hole with a respective contact plug.
A particular advantage is that said hardmask layer and said sacrificial plug can be removed in a single etch step thus reducing process complexity.
Preferred embodiments are listed in the dependent claims.
According to a preferred embodiment before said step of selectively removing said hardmask layer and said sacrificial plug, a masked etch of said at least one contact hole is performed; a liner is formed in said at least one contact hole and on said hardmask layer; said at least one contact hole is filled with a sacrificial infill, said liner is removed from said said hardmask layer to a level below the surface of the hardmask layer; and said sacrificial infill is removed.
According to another preferred embodiment before said step of depositing said polarization layer the following steps are performed: performing deposition of a liner; masking the first region; exposing the substrate adjacent to said at least one gate stack in said second region; and forming said contact area by forming a metal silicide region on said substrate.
According to another preferred embodiment after said step of forming said contact area before said step of depositing said polarization layer the following steps are performed: depositing a strain layer over said plurality of gate stacks in said first region and said at least one gate stack in said second region.
According to another preferred embodiment said strain layer is removed from said sacrificial plug and from at least a part of said contact area.
According to another preferred embodiment said first material is polysilicon or carbon.
According to another preferred embodiment the step of providing said contact area between said two adjacent gate stacks in said another contact hole comprises the steps of: exposing the substrate; and forming said contact area by forming another metal silicide region on said substrate.
According to another preferred embodiment the first region is a memory cell region and the second region is a peripheral device region.
According to another preferred embodiment said polarization layer is a spin-on glass layer.
According to another preferred embodiment said sacrificial plug is surrounded by an isolation layer by depositing and anisotropic etching a first, second and third isolating liner layer.
According to another preferred embodiment a metal layer is deposited over the contact holes and polished back by a chemical-mechanical polishing step in order to form contact plugs in contact holes.
According to another preferred embodiment a wiring layer is deposited over said contact plugs and lithographically structured in order to form wiring lines to electrically connect contact plugs.
According to another preferred embodiment a metal layer is deposited over said contact holes and lithographically structured in order to form contact plugs and wiring lines.
According to another preferred embodiment a layer of phosphor-silicate glass is deposited on top of the wiring lines. This phosphor-silicate glass layer acts as a getter layer above the wiring layer.
According to another preferred embodiment a spin on dielectric is deposited between the wiring lines and the layer of phosphor-silicate-glass.
According to another preferred embodiment the metal layer is made of tungsten.
In the Figures:
a-t show schematic cross-sections of a manufacturing method for an integrated semiconductor structure according to an embodiment of the present invention.
In the Figures, identical reference signs denote equivalent or functionally equivalent components.
a-t show schematic cross-sections of a manufacturing method for an integrated semiconductor structure as an embodiment of the present invention.
In
All of the gate stacks GC1-GC5 include a polysilicon layer PS, an overlying silicide layer SC (for example tungsten silicide) and a nitride cap NC, as depicted on the explosive insert on the left hand of
In the process stage shown in
As depicted in
It should be mentioned here, that instead of forming an oxide liner layer 15, also a nitride liner layer 15 could be formed.
In a next process step which is shown in
Alternatively, a blockmask could be used to completely mask the oxide liner layer 15 in the memory cell region ZFB.
Thereafter, a second ion implantation I2 is performed on the exposed surface of the semiconductor substrate 1 in the peripheral device region PB, for example using N-type dopants in order to control the device properties in the peripheral device region PB independently of the device properties in the memory cell region ZFB.
Thereafter, a second oxide liner layer 20 is deposited over the resulting structure and another inosotropic spacer etch is performed which forms second oxide liner layer spacers 20 on the first oxide liner layer spacers 15 at the sidewalls of the gate stacks GC1-GC5 and second oxide spacers 20 on the side walls of the sacrificial polysilicon plugs OS1-OS2.
Here, it should be mentioned that in the example shown the thickness of the first oxide liner layer spacers 15 amounts to approximately 20 nm, and the thickness of the second oxide liner layer spacers 20 amounts to approximately 15 nm.
With reference to
In the next process step which is illustrated in
In a subsequent process step which is shown in
As shown in
Then, an anisotropic spacer etch is performed on the nitride strain layer 40 removing the horizontal parts thereof which are not covered by the second photo resist block mask MB2. In this step, a hole KH0 is formed in the peripheral device region PB over the cobalt silicide region 30 on the left hand side of the gate stack GC5. Also, the anisotropic spacer etch step exposes the upper portions of the sacrificial polysilicon plugs OS1, OS2 as may be obtained from
Thereafter, the second photo resist block mask MB2 is removed and a spin-on glass layer 50 is spun on the remaining structure of
It should be mentioned here that instead of the spin-on glass layer 50 an equivalent layer of low thermal budget could also be provided on the remaining structure of
In a next process step which is depicted in
In a subsequent process step which is shown in
According to the illustration of
Thereafter, the carbon hard mask layer 56 and the photo resist layer 57 are removed. Having regard to
Thereafter, as shown in
After the contact holes KH2, KH3 have been formed, the photo resist layer 60 is removed. Then, as shown in
Subsequently, as depicted in
With reference to
With respect to
In a next process step which is shown
Finally, as shown in
Although the present invention has been described with reference to a preferred embodiment, it is not limited thereto, but can be modified in various manners which are obvious for a person skilled in the art. Thus, it is intended that the present invention is only limited by the scope of the claims attached herewith.
List of Reference Signs
1 silicon semiconductor substrate
10 gate dielectric layer
GC1-GC5 gate stacks
ZFB memory cell region
PB peripheral device region
NC nitride cap
SC silicide layer
PS polysilicon layer
OS1,OS2 sacrificial polysilicon plugs
15 oxide liner layer
20 oxide spacer
I1,I2 implantation
25 nitride liner layer
MB1,MB2 photoresist block mask
25′ nitride spacers
30 CoSi2 region
40 nitride strain layer
50,70 spin on glass layer
55 polysilicon hard mask layer
56 carbon hard mask layer
57 photoresist layer
V1-V3 holes
KH1-KH3 contact holes
60 photo resist layer
65 oxide liner layer
68 ARC layer
70 CoSi region
KS1-KS5 contact plugs