Memory card and method for devising

Information

  • Patent Grant
  • 7608920
  • Patent Number
    7,608,920
  • Date Filed
    Tuesday, May 16, 2006
    18 years ago
  • Date Issued
    Tuesday, October 27, 2009
    14 years ago
Abstract
The present invention provides a system and method for employing leaded packaged memory devices in memory cards. Leaded packaged ICs are disposed on one or both sides of a flex circuitry structure to create an IC-populated structure. In a preferred embodiment, leads of constituent leaded IC packages are configured to allow the lower surface of the leaded IC packages to contact respective surfaces of the flex circuitry structure. Contacts for typical embodiments are supported by a rigid portion of the flex circuitry structure and the IC-populated structure is disposed in a casing to provide card structure for the module.
Description
TECHNICAL FIELD

This invention relates to high density memory cards that employ leaded package integrated circuits.


BACKGROUND

A variety of systems and techniques are known for stacking packaged integrated circuits. Some techniques are devised for stacking chip-scale packaged devices (CSPs) while other systems and methods are better directed to leaded packages such as those that exhibit a set of leads extending from at least one lateral side of a typically rectangular package.


Memory devices are packaged in both chip-scale (CSP) and leaded packages. However, techniques for stacking CSP devices are typically not optimum for stacking leaded devices. Although CSP devices are gaining market share, in many areas, integrated circuits continue to be packaged in high volumes in leaded packages. For example, the well-known flash memory integrated circuit is typically packaged in a leaded package with fine-pitched leads emergent from one or both sides of the package. A common package for flash memory is the thin small outline package commonly known as the TSOP typified by leads emergent from one or more (typically a pair of opposite sides) lateral sides of the package.


The on-going demand for miniaturized and modular data storage has spawned a variety of memory module configurations, and many such designs employ leaded flash memory devices. Consumer electronics such as digital cameras and portable computers employ a variety of memory modules and cards to allow storage mobility and cross-platform flexibility. As with many developments in electronics, a variety of formats and configurations for storage have recently been developed such as the Multi Media Card (MMC) and the Memory Stick from Sony. One of the more successful recent portable memory storage configurations is the “Secure Digital” or “SD” format for memory cards first developed by Matsushita, SanDisk and Toshiba in the late 1990's. The “secure” part of the name for this card comes the encryption capability typically incorporated into the cards to reduced music piracy concerns. This capability is seldom employed, however.


The circuitry employed in a typical memory card is often a flash memory die or flash circuit in a specialized package integrated into a plastic casing configured to comply with the relevant dimensional requirements. Use of flash memory die or specialized packaging fails, however, to leverage testing and reliability and cost advantages implicit in TSOP packaged flash memory resulting from testing and volume production of memory circuitry fabricated and packaged in that format. What is needed, therefore, is a memory card configured to employ TSOP packaged memory.


Although the art has many techniques for stacking leaded devices, a new system and method for stacking leaded package TSOP devices in a memory card format is a welcome development. Accordingly, the present application discloses improved systems and methods for electrically and thermally coupling adjacent integrated circuit devices in stacked modules configured as memory cards.


SUMMARY OF THE INVENTION

The present invention provides a system and method for employing leaded packaged memory devices in memory cards. Leaded packaged ICs are disposed on one or both sides of a flex circuitry structure to create an IC-populated structure. In a preferred embodiment, leads of constituent leaded IC packages are configured to allow the lower surface of the leaded IC packages to contact respective surfaces of the flex circuitry structure. Contacts for typical embodiments are supported by a rigid portion of the flex circuitry structure and the IC-populated structure is disposed in a casing to provide card structure for the module.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an exploded view of a stacked module devised in accordance with a preferred embodiment of the present invention.



FIG. 2 is a side view of a stacked module devised in accordance with a preferred embodiment of the present invention.



FIG. 3 is a plan view of one side of a flex circuit in accordance with an embodiment of the present invention.



FIG. 4 is a plan view of another side of a flex circuit in accordance with an embodiment of the present invention.



FIG. 5 depicts the area marked “A” in FIG. 2.



FIG. 6 is a side view of a stacked module in accordance with an alternative preferred embodiment of the present invention.



FIG. 7 is a plan view of a stacked module in accordance with an alternative preferred embodiment of the present invention.



FIG. 8 is a plan view of a stacked module in accordance with another alternative preferred embodiment of the present invention.



FIG. 9 is a plan view of a stacked module in accordance with another alternative preferred embodiment of the present invention.



FIG. 10 is a plan view of another side of a stacked module in accordance with another alternative preferred embodiment of the present invention.



FIG. 11 is a perspective depiction of an exemplar memory card devised in accordance with a preferred embodiment of the present invention.



FIG. 12 depicts a reverse side of an exemplar memory card devised in accordance with a preferred embodiment of the present invention.



FIG. 13 is an exploded depiction of an exemplar memory card devised in accordance with a preferred embodiment of the present invention.



FIG. 14 depicts a flex circuitry structure populated with ICs packaged in leaded packages.



FIG. 15 is a depiction of a reserve side of a flex circuitry structure populated with ICs in leaded packages.



FIG. 16 is a cross-sectional depiction of a portion of an IC-populated flex circuitry structure of an exemplar memory card in accordance with a preferred embodiment of the present invention.





DETAILED DESCRIPTION


FIG. 1 is an exploded view of an exemplar stacked module 10 devised in accordance with a preferred embodiment of the present invention. Exemplar module 10 is comprised of leaded ICs 20 and 22 each having upper and lower sides or surfaces 23 and 25, respectively, and lateral sides S1 and S2 which, as those of skill will recognize, may be in the character of edges or sides and need not be perpendicular in aspect to the upper and lower surfaces 23 and 25. Leads 24 are emergent from sides S1 and S2. In a preferred embodiment, leads 24 are deflected to remain within the space defined by planes PL and PU defined by lower surfaces 25 and 23 respectively of the respective ICs to allow the lower surfaces 25 of each of the respective leaded packaged ICs to be in contact with the respective surfaces 15 and 17 of flex circuit 12 when the ICs are connected to the flex. In this disclosure, contact between the lower surface 25 of a leaded IC and the surfaces of flex circuit 12 includes not only direct contact between surface or side 25 and flex but shall include those instances where intermediate materials such as adhesive is used between the respective leaded IC and flex.


The present invention may also be employed with circuitry other than or in addition to memory such as the flash memory depicted in a number of the present Figs. Other exemplar types of circuitry that may be aggregated in stacks in accordance with embodiments of the invention include, just as non-limiting examples, DRAMs, FPGAs, and system stacks that include logic and memory as well as communications or graphics devices. It should be noted, therefore, that the depicted profile for ICs 20 and 22 is not a limitation and that upper and lower leaded ICs 20 and 22 respectively need not be TSOPs or TSOP-like and the packages employed may have more than one die or leads emergent from one, two, three or all sides of the respective package body. For example, a module 10 in accordance with embodiments of the present invention may employ leaded ICs 20 and 22 that have more than one die within each package and may exhibit leads emergent from only one side of the package. In such cases, adhesives will typically be employed between the IC and flex circuit. Further, a module 10 in accord with the present invention need not have two ICs as the invention may be employed to devise a stacked module 10 with two or more ICs as those of skill will understand after appreciating this disclosure. Further, techniques disclosed herein may be employed to stack a leaded IC in a leaded-CSP combination stack.


In the depicted preferred embodiment, flex circuit 12 (e.g., “flex”, “flex circuitry”, “flexible circuit” etc.) is disposed between leaded ICs 20 and 22 and exhibits a first side 15 having two pluralities of connective sites 34 and 36 adapted for connection to a leaded IC and, in this embodiment, another optional plurality of connective sites 32. Flex circuit 12 also exhibits a second side 17 having two pluralities of connective sites 44 and 46. Those of skill will recognize that flex circuit 12 may be comprised from traditional flexible circuitry or, in some of the alternative embodiments, what is sometimes called rigid-flex may be employed. Such rigid flex exhibits rigid areas and flexible areas to provide an interconnection function required of flex circuit 12 in the present invention.


Pluralities 34 and 36 and 44 and 46 of connective sites are adapted for connection to the leads of leaded packages IC 20 and IC 22, respectively, each of which has a plurality of peripheral sides, individual ones of which sides are identified as S1 and S2. Optional third plurality of connective sites 32 is adapted for connection of module 10 to an external circuit or environment.


Plural leads 24 are emergent from at least one of the plural sides of the ICs and typically, a plurality of leads 24 is emergent from one of the plural sides of each of the ICs 20 and 22 and a second plurality of leads 24 is emergent from another one of the plural sides of each of ICs 20 and 22. Leaded ICs 20 and 22 are connected to flex circuit 12 through the leads 24 of leaded ICs 20 and 22. As those of skill will recognize, many techniques exist for connecting the leads of leaded ICs 20 and 22 to the connective sites. Such techniques include, as a non-limiting example, use of solder or other conductive attachment. Other forms of bonding other than solder between the connecting sites and leads 24 may also be employed (such as brazing or welding for example) but soldering techniques are well understood and adapted for use in large scale manufacturing.



FIG. 2 depicts a side perspective view of a stacked module 10 devised in accordance with a preferred embodiment of the present invention. As depicted, lower side 25 of each of leaded ICs 20 and 22 are adjacent to sides 15 and 17 respectively, of flex circuit 12. To realize the adjacent and, preferably, contact (touching) relationship between the lower side 25 of a selected leaded IC and the respective flex circuit side, leads 24 typically require modification or reconfiguration which is preferably performed before mounting of the leaded IC to flex circuit 12. Those of skill will note that a preferred method for reconfiguration of leads 24 comprises use of a jig to fix the position of body 29 of the respective leaded IC and, preferably, support the lead at the point of emergence from the body at sides S1 and S2 of leaded ICs 20 and 22 before deflection of the respective leads toward the upper plane PU to confine leads 24 to the space between planes PL and PU of the respective leaded IC as earlier shown in FIG. 1. This is because typically, leaded ICs such as TSOPs are configured with leads that extend beyond the lower plane PL. In order for the lower surface 25 of the respective leaded packaged ICs to contact (either directly or through an adhesive or thermal intermediary) the respective surfaces of the flex circuit, the leads 24 must be typically reconfigured.



FIG. 3 depicts a plan view of side 15 of the flex circuit. As depicted, side 15 exhibits three pluralities of connective sites, 32, 34, and 36, each comprised of individual connective sites 32C, 34C, and 36C, respectively. First and second pluralities 34 and 36 are adapted for connection to leaded IC 20 through leads 24, with optional plurality of connective sites 32 being adapted for connecting module 10 to an external circuit or environment.



FIG. 4 depicts a plan view of side 17 of flex circuit 12. As depicted, side 17 exhibits two pluralities of connective sites 44 and 46 respectively, each comprised of multiple connective sites 44C and 46C, respectively, these sites being adapted for connection to leaded IC 22 through leads 24.



FIG. 5 depicts the area identified by “A” in earlier FIG. 2. As depicted, the standard lead shape is modified or reconfigured to reduce the profile X of module 10 as lower surfaces 25 of leaded ICs 20 and 22 are adjacent to and, preferably, in contact with surfaces 15 and 17, respectively, of flex circuit 12. Profile X is the distance between respective upper planes PU20 and PU22. Leads 24 of leaded ICs 20 and 22 are preferably configured to allow leaded ICs 20 and 24 to be in either direct or indirect (through intermediary adhesive for example) contact with flex 12.


Leads 24 of leaded ICs 20 and 22 employed in an exemplar module 10 are shown in contact with connective sites 34C and 44C, for example, while lower surface 25 of the leaded ICs 20 and 22 are in contact with the respective sides 15 and 17 of flex circuit 12.



FIG. 6 depicts an exemplar module 10 having connective sites 32 for connection to an external circuit or environment. Those of skill will recognize that when a third plurality of connective sites such as the depicted reference 32 are employed, they may be disposed on either side 15 or 17 of flex circuit 12. In this depiction, adhesive 33 is shown between lower surfaces 25 and respective sides of flex circuit 12.



FIG. 7 illustrates that, in devising a module in accordance with the present invention, some embodiments may be constructed where connective sites 32 take the form of edge connector pads for connection with an edge connector such as, for example, those typically found in computer applications for memory expansion.



FIG. 8 illustrates a plan view of an exemplar module 10 in accordance with an alternative preferred embodiment of the present invention. FIG. 8 employs a socket connector as the third plurality of connective sites 32 for connecting stacked module 10 to an external circuit or environment.



FIG. 9 illustrates a module 10 in accordance with an alternative preferred embodiment of the present invention, showing alternative arrangements of the pluralities of connection sites on side 15 of the flex circuit. In the depiction of FIG. 9, the first and second pluralities of connective sites are oriented in a first direction while the third plurality of connective sites for connection of the circuit module to an application environment are oriented in a direction perpendicular to the orientation of the first and second pluralities of connective sites.



FIG. 10 is a plan view of another side of the stacked module depicted in FIG. 9, sharing alternative arrangements of the pluralities of connective sites on side 17 of the flex circuit.



FIG. 11 is a perspective depiction of an exemplar memory card 100 devised in accordance with a preferred embodiment of the present invention. Although a variety of combinations of leaded devices may be aggregated according to the principles of the present invention to create a variety of memory cards, in this exemplar embodiment, memory card 100 is comprised from leaded ICs 20A and 20B visible in the depiction of FIG. 11 and another two leaded ICs 22A and 22B which are visible in later Figs. In preferred SD memory card configurations, ICs 20A and 20B as well as 22A and 22B will typically be flash memory circuits in TSOP packages. As those of skill will recognize, card 100 can be dimensioned to comply with SD or other card or module requirements.


Memory card 100 exhibit card contacts 1021, 1022 * * * 102n and may exhibit write lock 108 familiar to those of skill in the art. Plastic case 104 provides structure for card 100 and when the two typical parts of case 104 are assembled, case 104 will present obverse and reverse sides 104A and 104B, respectively. Because of typically tight tolerances in fitting ICs 20A, 20B, 22A and 22B with case 104, package molding flash often found along seams of leaded IC bodies are preferably removed before assembly of card 100.



FIG. 12 depicts a reverse side of an exemplar memory card devised in accordance with a preferred embodiment of the present invention. Lower ICs 22A and 22B are shown as is case 104 and reverse surface 104B of case 104.



FIG. 13 is an exploded depiction of an exemplar memory card devised in accordance with a preferred embodiment of the present invention. As shown, exemplar casing 104 has two parts 1041 and 1042 that exhibit windows W1 and W2 to provide space for bodies 29 of the leaded ICs populated on flexible circuitry 120. Parts 1041 and 1042 fit together to frame flexible circuitry structure 106 as shown. Flexible circuitry structure 106 is preferably an IC-populated flex circuit 120 which, as will be shown, preferably has areas that are rigid and areas that are flexible. Populated along a first side of flexible circuit 120 are ICs 20A and 20B, while ICs 22A and 22B are populated along a second side of flexible circuit 120. Each of the depicted leaded ICs exhibits a plurality of leads 24 emergent from at least one of the plural peripheral sides S1 or S1 of the respective bodies 29 of the respective leaded ICs as shown in greater detail in earlier Figs. As those of skill will recognize, the number and orientation of leaded packaged ICs employed in card 100 can vary with the particular dimensional and electrical requirements imposed.



FIG. 14 depicts an obverse side of an exemplar flexible circuitry structure 106 populated with leaded ICs. As shown, flexible circuitry 120 is comprised of rigid portions 120R that provide support for card contacts 1021-102n and flexible portions 120F upon which are populated the respective leaded ICs 20A and 20B. Card contacts 1021-102n shown along the first major side 15 of flexible circuitry 120 may, as those of skill will recognize, be along one or both major sides of flexible circuitry 120. Further, those of skill will recognize that flexible circuitry 120 need not have both rigid and flexible portions, but that employment of such dual natured flex circuitry provides construction advantages in building card 100 that are of value in creating a card 100 that tolerates the rough usage requirements of consumer electronics, for example.



FIG. 15 is a depiction of a reserve side of a flexible circuitry structure 106 populated with ICs in leaded packages and shows ICs 22A and 22B populated along a second side of flexible portion 120F of flex circuitry 120. A controller 110 is shown disposed in a rigid portion 120R of flexible circuitry 120 of IC-populated flex circuitry structure 106. Although typically devised from multiple leaded ICs populated along a flexible circuit 120 comprised of both rigid and flexible portions 120R and 120F, flexible circuitry structure 106 may also employ for example a separate rigid material adhered to a portion of flexible flex circuitry as shown in FIG. 16 to create a rigid portion 120R preferred for support of card contacts 1021-102n which are located in an insertion area of card 100. Card contacts 1021-102n are configured to fit into an SD slot when card 100 is configured for SD use. As those in field will know, an SD card is typically configured or dimensioned to have the dimensions of 32 mm×24 mm×2.1 mm, but can be as thin as 1.4 mm.



FIG. 16 is a cross-sectional depiction of a portion of an IC-populated flexible circuitry structure 106 of an exemplar memory card 100 in accordance with a preferred embodiment of the present invention. As earlier shown in FIGS. 1 and 5, leads 24 of the respective leaded ICs are deflected to remain within the space defined by planes PL and PU defined by lower and upper surfaces 25 and 23, respectively, to allow the lower surfaces 25 of each of the respective leaded packaged ICs to be in contact with the respective surfaces 15 and 17 of flexible circuitry 120 along which the ICs are disposed. The leaded ICs are typically connected to flexible circuitry 120 by connective sites such as the individual ones shown and identified in FIG. 16 with references 34 and 44 although a variety of techniques may be employed to populate flexible circuitry 120 with exemplar leaded ICs 20A, 20B, 22A and 22B. In this disclosure, contact between the lower surface 25 of a leaded IC and the respective major surface of flexible circuit 120 includes not only immediate and direct contact between lower surface 25 and flexible circuitry 120 but shall include those instances where intermediate materials such as adhesive 33 shown in FIG. 16 are between the lower surface 25 of the respective leaded IC and the respective major surface of the flexible circuitry.


It will be seen by those skilled in the art that many embodiments taking a variety of specific forms and reflecting changes, substitutions, and alternations can be made without departing from the spirit and scope of the invention. Therefore, the described embodiments illustrate but do not restrict the scope of the claims.

Claims
  • 1. A memory card comprising: an IC-populated flexible circuitry structure including: a flexible circuitry having first and second major sides and card contacts along at least one of the first and second major sides;first, second, third and fourth leaded packaged ICs, each one of which leaded packaged ICs has an upper and a lower major surface and plural peripheral sides, a first plurality of leads emergent from at least a first one of the plural peripheral sides of each of the first, second, third, and fourth packaged ICs, the first major side of the flexible circuitry being populated with the first and second leaded package ICs and the second major side of the flexible circuitry being populated with the third and fourth leaded package ICs so that the lower surface of each of the first and second leaded packaged ICs contacts the first side of the flexible circuitry and the lower surface of each of the third and fourth leaded package ICs contacts the second side of the flexible circuitry;a case having first and second parts each having a window, the first and second part fitted together to frame the IC-populated flexible circuitry structure.
  • 2. The memory card of claim 1 further comprising a controller.
  • 3. The memory card of claim 1 in which the flexible circuitry has a rigid portion and a flexible portion.
  • 4. The memory card of claim 1 in which the first, second, third and fourth leaded packaged ICs are flash memory circuits.
  • 5. The memory card of claim 1 further comprising a write lock.
  • 6. The memory card of claim 1 configured dimensionally to comply with SD dimension requirements.
  • 7. The memory card of claim 1 in which the leads of each of the first and second leaded packaged ICs are reconfigured before the said leaded packaged ICs are populated along the flexible circuitry so as to confine the leads in a space defined by first and second planes defined by the upper and lower major surfaces of each of the first and second leaded packaged ICs, respectively.
  • 8. The memory card of claim 1 in which the leads of each of the third and fourth leaded packaged ICs are reconfigured before the said leaded packaged ICs are populated along the flexible circuitry so as to confine the leads in a space defined by first and second planes defined by the upper and lower major surfaces of each of the third and fourth leaded packaged ICs, respectively.
  • 9. The memory card of claim 1 in which the card contacts are configured to fit into an SD slot.
  • 10. The memory card of claim 1 in which an adhesive is disposed between the lower major surface of the first leaded packaged IC and the first major surface of the flexible circuitry.
  • 11. The memory card of claim 1 in which an adhesive is disposed between the lower major surface of the third leaded packaged IC and the second major surface of the flexible circuitry.
  • 12. A memory card comprising: an IC-populated flexible circuitry structure including: a flexible circuitry having first and second major sides and card contacts along at least one of the first and second major sides;first and second leaded packaged ICs, each one of which leaded packaged ICs has an upper and a lower major surface and plural peripheral sides, a first plurality of leads emergent from at least a first one of the plural peripheral sides of each of the first and second packaged ICs, the first major side of the flexible circuitry being populated with the first leaded package IC and the second major side of the flexible circuitry being populated with the second leaded package IC so that the lower surface of the first leaded packaged IC contacts the first side of the flexible circuitry and the lower surface of the second leaded package IC contacts the second side of the flexible circuitry;a case having first and second parts each having a window, the first and second part fitted together to frame the IC-populated flexible circuitry structure.
  • 13. The memory card of claim 12 in which the first and second leaded packaged ICs are flash memory circuits.
  • 14. The memory card of claim 12 in which an adhesive is disposed between the lower major surface of the first leaded packaged IC and the first major surface of the flexible circuitry.
  • 15. The memory card of claim 12 in which ad adhesive is disposed between the lower major surface of the second leaded packaged IC and the second major surface of the flexible circuitry.
  • 16. The memory card of claim 12 in which the leads of each of the first and second leaded packaged ICs are reconfigured before the said leaded packaged ICs are populated along the flexible circuitry so as to confine the leads in a space defined by first and second planes defined by the upper and lower major surfaces of each of the first and second leaded packaged ICs, respectively.
  • 17. The memory card of claim 12 configured dimensionally to comply with SD size constraints.
  • 18. The memory card of claim 12 in which the flexible circuitry has a rigid portion and a flexible portion.
  • 19. A memory card comprising: first and second leaded packaged ICs, each of which has an upper major surface defining a plane PU and a lower major surface defining a plane PL and plural peripheral sides, a first one of said plural peripheral sides having an emergent first plurality of leads and a second one of said plural peripheral sides having an emergent second plurality of leads, the first plurality of leads having been configured to be confined within the space defined by PL and PU;a flex circuit disposed between the first and second packaged ICs and emergent in part from between the first and second packaged ICs, the flex circuit having first and second pluralities of connective sites along each of first and second major flex surfaces and a set of card contacts along the flex circuit, the first leaded packaged IC being connected to the first and second connective sites along the first major flex surface through the first and second pluralities of leads, respectively, of the first leaded packaged IC and there being contact between the lower major surface of the first leaded packaged IC and the first major flex surface of the flex circuit and the second leaded packaged IC being connected to the first and second connective sites along the second major flex surface through the first and second pluralities of leads, respectively, of the second leaded packaged IC and there being contact between the lower major surface of the second leaded packaged IC and the second major flex surface of the flex circuit; anda plastic casing into which the flex circuit populated with the first and second ICs is disposed to create a memory card.
  • 20. The memory card of claim 19 in which the first and second leaded packaged ICs are flash memory circuits.
  • 21. A method for devising a memory card comprising the steps of: providing first and second leaded packaged integrated circuits each with upper and lower major surfaces and leads emergent from first and second peripheral sides of the respective packages;providing a flexible circuitry along the first surface of which are disposed first and second pluralities of connective sites and plural card contacts and along the second major surface of which are disposed first and second pluralities of connective sites; andreconfiguring the leads of the first and second leaded packaged integrated circuits so as to confine the leads to a space defined by first and second planes defined by the upper and lower major surfaces of the respective packages;attaching the leads emergent from the first peripheral side of the first leaded packaged integrated circuit to the first plurality of connective sites of the first major surface of the flex circuit and attaching the leads emergent from the second peripheral side of the first leaded packaged integrated circuit to the second plurality of connective sites of the first major surface of the flex circuit so as to realize contact between the lower major surface of the first leaded packaged integrated circuit and the first major surface of the flex circuit and connecting the second leaded packaged integrated circuit to the first and second pluralities of connective sites of the second major surface of the flex circuit; andproviding a two-part case and disposing therein the flexible circuitry to which the first and second leaded packaged ICs are connected.
  • 22. The method of claim 21 in which an adhesive is disposed between the lower major surface of the first leaded packaged memory circuit and the first major surface of the flex circuit.
  • 23. The method of claims 21 or 22 in which the first and second leaded packaged integrated circuits are flash memory circuits.
RELATED APPLICATIONS

This application is a continuation-in-part of U.S. patent application Ser. No. 11/330,307, filed Jan. 11, 2006, now U.S. Pat. No. 7,508,058, dated Mar. 24, 2009.

US Referenced Citations (413)
Number Name Date Kind
3436604 Hyltin Apr 1969 A
3654394 Gordon Apr 1972 A
3704455 Scarbrough Nov 1972 A
3746934 Stein Jul 1973 A
3766439 Isaacson Oct 1973 A
3772776 Weisenburger Nov 1973 A
3983547 Almasi Sep 1976 A
4288841 Gogal Sep 1981 A
4398235 Lutz et al. Aug 1983 A
4406508 Sadigh-Behzadi Sep 1983 A
4437235 McIver Mar 1984 A
4466183 Burns Aug 1984 A
4513368 Houseman Apr 1985 A
4567543 Miniet Jan 1986 A
4587596 Bunnell May 1986 A
4645944 Uya Feb 1987 A
4656605 Clayton Apr 1987 A
4682207 Akasaki et al. Jul 1987 A
4696525 Coller et al. Sep 1987 A
4709300 Landis Nov 1987 A
4733461 Nakano Mar 1988 A
4758875 Fujisawa et al. Jul 1988 A
4763188 Johnson Aug 1988 A
4821007 Fields et al. Apr 1989 A
4823234 Konishi et al. Apr 1989 A
4833568 Berhold May 1989 A
4850892 Clayton et al. Jul 1989 A
4862249 Carlson Aug 1989 A
4884237 Mueller et al. Nov 1989 A
4891789 Quattrini et al. Jan 1990 A
4894706 Sato et al. Jan 1990 A
4911643 Perry et al. Mar 1990 A
4953060 Lauffer et al. Aug 1990 A
4956694 Eide Sep 1990 A
4972580 Nakamura Nov 1990 A
4982265 Watanabe et al. Jan 1991 A
4983533 Go Jan 1991 A
4985703 Kaneyama Jan 1991 A
4992850 Corbett et al. Feb 1991 A
5012323 Farnworth Apr 1991 A
5016138 Woodman May 1991 A
5025306 Johnson et al. Jun 1991 A
5034350 Marchisi Jul 1991 A
5041015 Travis Aug 1991 A
5050039 Edfors Sep 1991 A
5053853 Haj-Ali-Ahmadi et al. Oct 1991 A
5065277 Davidson Nov 1991 A
5081067 Shimiru et al. Jan 1992 A
5099393 Bentlage et al. Mar 1992 A
5104820 Go et al. Apr 1992 A
5117282 Salatino May 1992 A
5122862 Kajihara et al. Jun 1992 A
5138430 Gow et al. Aug 1992 A
5140405 King et al. Aug 1992 A
5159434 Kohno et al. Oct 1992 A
5159535 Desai et al. Oct 1992 A
5191404 Wu et al. Mar 1993 A
5198888 Sugano et al. Mar 1993 A
5198965 Curtis et al. Mar 1993 A
5208729 Cipolla et al. May 1993 A
5219794 Satoh et al. Jun 1993 A
5222014 Lin Jun 1993 A
5224023 Smith et al. Jun 1993 A
5229916 Frankeny et al. Jul 1993 A
5229917 Harris et al. Jul 1993 A
5239198 Lin et al. Aug 1993 A
5241454 Ameen et al. Aug 1993 A
5241456 Marcinkiewicz et al. Aug 1993 A
5243133 Engle et al. Sep 1993 A
5247423 Lin et al. Sep 1993 A
5252857 Kane et al. Oct 1993 A
5253010 Oku et al. Oct 1993 A
5259770 Bates et al. Nov 1993 A
5261068 Gaskins et al. Nov 1993 A
5262927 Chia et al. Nov 1993 A
5268815 Cipolla et al. Dec 1993 A
5276418 Klosowiak et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281852 Normington Jan 1994 A
5289062 Wyland Feb 1994 A
5289346 Carey et al. Feb 1994 A
5311401 Gates et al. May 1994 A
5313096 Eide May 1994 A
5313097 Haj-Ali-Ahmadi et al. May 1994 A
5343075 Nishino Aug 1994 A
5345205 Kornrumpf Sep 1994 A
5347428 Carson et al. Sep 1994 A
5361228 Adachi et al. Nov 1994 A
5375041 McMahon Dec 1994 A
5377077 Burns Dec 1994 A
5386341 Olson et al. Jan 1995 A
5390844 Distefano et al. Feb 1995 A
5394010 Tazawa et al. Feb 1995 A
5394300 Yoshimura Feb 1995 A
5394303 Yamaji Feb 1995 A
5397916 Normington Mar 1995 A
5400003 Kledzik Mar 1995 A
5402006 O'Donley Mar 1995 A
5420751 Burns May 1995 A
5422435 Takiar et al. Jun 1995 A
5428190 Stopperan Jun 1995 A
5438224 Papageorge et al. Aug 1995 A
5446620 Burns et al. Aug 1995 A
5448511 Paurus et al. Sep 1995 A
5455740 Burns Oct 1995 A
5475920 Burns et al. Dec 1995 A
5477082 Buckley et al. Dec 1995 A
5484959 Burns Jan 1996 A
5491612 Nicewarner et al. Feb 1996 A
5499160 Burns Mar 1996 A
5502333 Bertin et al. Mar 1996 A
5514907 Moshayedi May 1996 A
5523619 McAllister et al. Jun 1996 A
5523695 Lin Jun 1996 A
5548091 DiStefano et al. Aug 1996 A
5552631 McCormick Sep 1996 A
5561591 Burns Oct 1996 A
5566051 Burns Oct 1996 A
5572065 Burns Nov 1996 A
5579207 Hayden et al. Nov 1996 A
5588205 Roane Dec 1996 A
5592364 Roane Jan 1997 A
5594275 Kwon et al. Jan 1997 A
5600541 Bone et al. Feb 1997 A
5612570 Eide et al. Mar 1997 A
5625221 Kim et al. Apr 1997 A
5631807 Griffin May 1997 A
5642055 Difrancesco Jun 1997 A
5644161 Burns Jul 1997 A
5646446 Nicewarner et al. Jul 1997 A
5654877 Burns Aug 1997 A
5657537 Saia et al. Aug 1997 A
5659952 Kovac et al. Aug 1997 A
5677566 King et al. Oct 1997 A
5677569 Choi et al. Oct 1997 A
5714802 Cloud et al. Feb 1998 A
5715144 Ameen et al. Feb 1998 A
5729894 Rostoker et al. Mar 1998 A
5744862 Ishii Apr 1998 A
5751553 Clayton May 1998 A
5754409 Smith May 1998 A
5764497 Mizumo Jun 1998 A
5776797 Nicewarner et al. Jul 1998 A
5778522 Burns Jul 1998 A
5778552 Burns Jul 1998 A
5783464 Burns Jul 1998 A
5789815 Tessier et al. Aug 1998 A
5801437 Burns Sep 1998 A
5801439 Fujisawa et al. Sep 1998 A
5804870 Burns Sep 1998 A
5805422 Otake et al. Sep 1998 A
5805424 Purinton Sep 1998 A
5811879 Akram Sep 1998 A
5821614 Hashimoto et al. Oct 1998 A
5835988 Ishii Nov 1998 A
5844168 Schueller et al. Dec 1998 A
5861666 Bellaar Jan 1999 A
5869353 Levy et al. Feb 1999 A
5899705 Akram May 1999 A
5917242 Ball Jun 1999 A
5917709 Johnson et al. Jun 1999 A
5925934 Lim Jul 1999 A
5926369 Ingraham et al. Jul 1999 A
5949657 Karabatsos Sep 1999 A
5953214 Dranchak et al. Sep 1999 A
5953215 Karabatsos Sep 1999 A
5959839 Gates Sep 1999 A
5963427 Bollesen Oct 1999 A
5973395 Suzuki et al. Oct 1999 A
5977640 Bertin et al. Nov 1999 A
5995370 Nakamori Nov 1999 A
6002167 Hatano et al. Dec 1999 A
6002589 Perino et al. Dec 1999 A
6013948 Akram et al. Jan 2000 A
6014316 Eide Jan 2000 A
6021048 Smith Feb 2000 A
6025642 Burns Feb 2000 A
6028352 Eide Feb 2000 A
6028358 Suzuki Feb 2000 A
6028365 Akram et al. Feb 2000 A
6030856 DiStefano et al. Feb 2000 A
6034878 Osaka et al. Mar 2000 A
6040624 Chambers et al. Mar 2000 A
6049975 Clayton Apr 2000 A
6072233 Corisis et al. Jun 2000 A
6080264 Ball Jun 2000 A
6084293 Ohuchi Jul 2000 A
6084294 Tomita Jul 2000 A
6084778 Malhi Jul 2000 A
6091145 Clayton Jul 2000 A
6097087 Farnworth et al. Aug 2000 A
6104089 Akram Aug 2000 A
6121676 Solberg Sep 2000 A
RE36916 Moshayedi Oct 2000 E
6133640 Leedy Oct 2000 A
6137164 Yew et al. Oct 2000 A
6157541 Hacke Dec 2000 A
6166443 Inaba et al. Dec 2000 A
6172418 Iwase Jan 2001 B1
6172874 Bartilson Jan 2001 B1
6180881 Isaak Jan 2001 B1
6187652 Chou et al. Feb 2001 B1
6187678 Gaynes et al. Feb 2001 B1
6205654 Burns Mar 2001 B1
6208571 Ikeda et al. Mar 2001 B1
6214641 Akram Apr 2001 B1
6222737 Ross Apr 2001 B1
6222739 Bhakta et al. Apr 2001 B1
6225688 Kim et al. May 2001 B1
6232659 Clayton May 2001 B1
6233650 Johnson et al. May 2001 B1
6234820 Perino et al. May 2001 B1
6239496 Asada May 2001 B1
6262476 Vidal Jul 2001 B1
6262895 Forthun Jul 2001 B1
6265660 Tandy Jul 2001 B1
6265766 Moden Jul 2001 B1
6266252 Karabatsos Jul 2001 B1
6268649 Corisis et al. Jul 2001 B1
6281577 Oppermann et al. Aug 2001 B1
6288924 Sugano et al. Sep 2001 B1
6294406 Bertin et al. Sep 2001 B1
6300163 Akram Oct 2001 B1
6300679 Mukerji et al. Oct 2001 B1
6303981 Moden Oct 2001 B1
6303997 Lee Oct 2001 B1
6310392 Burns Oct 2001 B1
6313522 Akram et al. Nov 2001 B1
6313998 Kledzik et al. Nov 2001 B1
6316825 Park et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323060 Isaak Nov 2001 B1
6329708 Komiyama Dec 2001 B1
6329713 Farquhar et al. Dec 2001 B1
6336262 Dalal et al. Jan 2002 B1
6339254 Venkateshwaran et al. Jan 2002 B1
6351029 Isaak Feb 2002 B1
6360433 Ross Mar 2002 B1
6368896 Farnworth et al. Apr 2002 B2
6376769 Chung Apr 2002 B1
6388333 Taniguchi et al. May 2002 B1
6392162 Karabatsos May 2002 B1
6392953 Yamada et al. May 2002 B2
6404043 Isaak Jun 2002 B1
6404049 Shibamoto et al. Jun 2002 B1
6410857 Gonya Jun 2002 B1
6414384 Lo et al. Jul 2002 B1
6426240 Isaak Jul 2002 B2
6426549 Isaak Jul 2002 B1
6428360 Hassanzadeh et al. Aug 2002 B2
6433418 Fujisawa et al. Aug 2002 B1
6437990 Degani et al. Aug 2002 B1
6444490 Bertin et al. Sep 2002 B2
6444921 Wang et al. Sep 2002 B1
6446158 Karabatsos Sep 2002 B1
6449159 Haba Sep 2002 B1
6452826 Kim et al. Sep 2002 B1
6462408 Wehrly, Jr. Oct 2002 B1
6462412 Kamei et al. Oct 2002 B2
6462421 Hsu et al. Oct 2002 B1
6465877 Farnworth et al. Oct 2002 B1
6465893 Khandros et al. Oct 2002 B1
6472735 Isaak Oct 2002 B2
6473308 Forthun Oct 2002 B2
6486544 Hashimoto Nov 2002 B1
6489178 Coyle et al. Dec 2002 B2
6489687 Hashimoto Dec 2002 B1
6492718 Ohmori Dec 2002 B2
6504104 Hacke et al. Jan 2003 B2
6509639 Lin Jan 2003 B1
6514793 Isaak Feb 2003 B2
6514794 Haba et al. Feb 2003 B2
6521530 Peters et al. Feb 2003 B2
6522018 Tay et al. Feb 2003 B1
6522022 Murayama Feb 2003 B2
6525413 Cloud et al. Feb 2003 B1
6528870 Fukatsu et al. Mar 2003 B2
6531337 Akram et al. Mar 2003 B1
6531338 Akram et al. Mar 2003 B2
6532162 Schoenborn Mar 2003 B2
6542373 Oba Apr 2003 B1
6552910 Moon et al. Apr 2003 B1
6560117 Moon May 2003 B2
6563217 Corisis et al. May 2003 B2
6572387 Burns et al. Jun 2003 B2
6573593 Syri et al. Jun 2003 B1
6576992 Cady et al. Jun 2003 B1
6583502 Lee et al. Jun 2003 B2
6590282 Wang et al. Jul 2003 B1
6600222 Levardo Jul 2003 B1
6603198 Akram et al. Aug 2003 B2
6608763 Burns et al. Aug 2003 B1
6614664 Lee Sep 2003 B2
6620651 He et al. Sep 2003 B2
6627984 Bruce et al. Sep 2003 B2
6639309 Wallace Oct 2003 B2
6646335 Emoto Nov 2003 B2
6646936 Hamamatsu et al. Nov 2003 B2
6650588 Yamagata Nov 2003 B2
6657134 Spielberger et al. Dec 2003 B2
6660561 Forthun et al. Dec 2003 B2
6661092 Shibata et al. Dec 2003 B2
6673651 Ohuchi et al. Jan 2004 B2
6674644 Schulz Jan 2004 B2
6677670 Kondo Jan 2004 B2
6683377 Shim et al. Jan 2004 B1
6686656 Koh et al. Feb 2004 B1
6690584 Uzuka et al. Feb 2004 B2
6699730 Kim et al. Mar 2004 B2
6707684 Andric et al. Mar 2004 B1
6710437 Takahashi et al. Mar 2004 B2
6712226 Woo et al. Apr 2004 B1
6717275 Matsuura et al. Apr 2004 B2
6720652 Akram et al. Apr 2004 B2
6726346 Shoji Apr 2004 B2
6737742 Sweterlitsch May 2004 B2
6737891 Karabatsos May 2004 B2
6740981 Hosomi May 2004 B2
6746894 Fee et al. Jun 2004 B2
6756661 Tsuneda et al. Jun 2004 B2
6759737 Seo et al. Jul 2004 B2
6760220 Canter et al. Jul 2004 B2
6765288 Damberg Jul 2004 B2
6768660 Kong et al. Jul 2004 B2
6774475 Blackshear et al. Aug 2004 B2
6777794 Nakajima Aug 2004 B2
6781240 Choi et al. Aug 2004 B2
6788560 Sugano et al. Sep 2004 B2
6798057 Bolkin et al. Sep 2004 B2
6812567 Kim et al. Nov 2004 B2
6815818 Moore et al. Nov 2004 B2
6826066 Kozaru Nov 2004 B2
6833984 Belgacem Dec 2004 B1
6838761 Karnezos Jan 2005 B2
6839266 Garrett et al. Jan 2005 B1
6841868 Akram et al. Jan 2005 B2
6849949 Lyu et al. Feb 2005 B1
6850414 Benisek et al. Feb 2005 B2
6853064 Bolken et al. Feb 2005 B2
6858910 Coyle et al. Feb 2005 B2
6869825 Chiu Mar 2005 B2
6873039 Beroz et al. Mar 2005 B2
6876074 Kim Apr 2005 B2
6878571 Isaak et al. Apr 2005 B2
6884653 Larson Apr 2005 B2
6893897 Sweterlitsch May 2005 B2
6897565 Pflughaupt et al. May 2005 B2
6906416 Karnezos Jun 2005 B2
6908792 Bruce et al. Jun 2005 B2
6910268 Miller Jun 2005 B2
6913949 Pflughaupt et al. Jul 2005 B2
6914324 Rapport et al. Jul 2005 B2
6919626 Burns Jul 2005 B2
6927471 Salmon Aug 2005 B2
6940158 Haba et al. Sep 2005 B2
6940729 Cady et al. Sep 2005 B2
6943454 Gulachenski et al. Sep 2005 B1
6956883 Kamoto Oct 2005 B2
6972481 Karnezos Dec 2005 B2
6977440 Pflughaupt et al. Dec 2005 B2
6977441 Hashimoto Dec 2005 B2
6978538 DiStefano et al. Dec 2005 B2
6982869 Larson Jan 2006 B2
6989285 Ball Jan 2006 B2
7011981 Kim et al. Mar 2006 B2
7023701 Stocken et al. Apr 2006 B2
7033861 Partridge et al. Apr 2006 B1
7053485 Bang et al. May 2006 B2
7053486 Shizuno May 2006 B2
7057278 Naka et al. Jun 2006 B2
7061088 Karnezos Jun 2006 B2
7061121 Haba Jun 2006 B2
7061122 Kim et al. Jun 2006 B2
7064426 Karnezos Jun 2006 B2
7071547 Kang et al. Jul 2006 B2
7078793 Ruckerbauer et al. Jul 2006 B2
7102221 Miyamoto et al. Sep 2006 B2
7109576 Bolken et al. Sep 2006 B2
7115982 Moxham Oct 2006 B2
7115986 Moon et al. Oct 2006 B2
7129571 Kang Oct 2006 B2
7149095 Warner et al. Dec 2006 B2
7161237 Lee Jan 2007 B2
7264992 Hsueh et al. Sep 2007 B2
20010013423 Dalal et al. Aug 2001 A1
20010040793 Inaba Nov 2001 A1
20020006032 Karabatsos Jan 2002 A1
20020094603 Isaak Jul 2002 A1
20020196612 Gall et al. Dec 2002 A1
20030064548 Isaak Apr 2003 A1
20030090879 Doblar et al. May 2003 A1
20030116835 Miyamoto et al. Jun 2003 A1
20030159278 Peddle Aug 2003 A1
20040075991 Haba et al. Apr 2004 A1
20040115866 Bang et al. Jun 2004 A1
20040150107 Cha et al. Aug 2004 A1
20040217461 Damberg Nov 2004 A1
20040217471 Haba Nov 2004 A1
20040238931 Haba et al. Dec 2004 A1
20040238936 Rumer et al. Dec 2004 A1
20040245617 Damberg et al. Dec 2004 A1
20040267409 De Lorenzo et al. Dec 2004 A1
20050018495 Bhakta et al. Jan 2005 A1
20050035440 Mohammed Feb 2005 A1
20050040508 Lee Feb 2005 A1
20050108468 Hazelzet et al. May 2005 A1
20050133897 Baek et al. Jun 2005 A1
20060049504 Corisis et al. Mar 2006 A1
20060192277 RaghuRam Aug 2006 A1
20060261449 Rapport et al. Nov 2006 A1
20070126125 Rapport et al. Jun 2007 A1
20070143544 Lin et al. Jun 2007 A1
20080050859 Wallace Feb 2008 A1
Related Publications (1)
Number Date Country
20070158802 A1 Jul 2007 US
Continuation in Parts (1)
Number Date Country
Parent 11330307 Jan 2006 US
Child 11434964 US