The present disclosure relates to a memory structure and a method of manufacturing the same, and in particular, it relates to a non-volatile memory structure and a method of manufacturing the same.
Non-volatile memory structures can be categorized into two types, according to their write mechanism: read-only memory (ROM) and flash memory. Categorization is dependent upon whether the data in the memory can be rewritten at any time. Although flash memory does not offer arbitrary random-access rewrite or erase operations, it offers random-access read and programming operations. Also, flash memory costs much less than read-only memory and had become the dominant memory type wherever a system requires a significant amount of non-volatile solid-state storage.
In general, a flash memory contains two gates. One gate is a floating gate for storing data, and the other gate is a control gate for input and output of data. The floating gate is positioned under the control gate and is in a “floating” state. The so-called “floating” means that this gate is surrounded and isolated with an insulating material to prevent loss of charge. The control gate is electrically connected to the word line to control the device. One of the advantages of flash memory is that one or more selected blocks or sections can be entirely erased. Flash memory is widely used in enterprise servers, storage and networking technologies, and a variety of consumer electronics, such as universal serial bus (USB) flash drives, mobile phones, digital cameras, tablets, personal computer memory cards for laptops and embedded controllers.
Although existing non-volatile memory structures and methods of manufacturing the same have generally been adequate for their intended purposes, they have not been entirely satisfactory in all respects. There are still some problems to be overcome in regards to the memory structures and its manufacturing methods.
In some embodiments of the disclosure, a memory structure is provided.
The memory structure includes a substrate and several stacked structures on the substrate, wherein the substrate has several active regions, and the stacked structures are on the respective active regions. Also, each of the stacked structures includes a tunnel dielectric layer on the substrate and a floating gate on the tunnel dielectric layer. In some embodiments, the floating gate includes a lower silicon layer on the tunnel dielectric layer, and an upper silicon layer on the lower silicon layer. Also, in some embodiments, the lower silicon layer of the floating gate includes one or more dopants containing nitrogen gas, carbon, or a combination thereof
In some embodiments, the lower silicon layer of the floating gate includes the implantation of nitrogen gas at a doping concentration of 1*1020/cm3 to 1*1022/cm3.
In some embodiments, the lower silicon layer of the floating gate has a first average grain size, and the upper silicon layer has a second average grain size. The first average grain size is smaller than the second average grain size.
In some embodiments of the disclosure, a method of manufacturing a memory structure is provided. The method includes providing a substrate having several active regions and forming several stacked structures on the respective active regions. Each of the stacked structures includes a tunnel dielectric layer on the substrate and a floating gate on the tunnel dielectric layer. In some embodiments, the floating gate includes a lower silicon layer on the tunnel dielectric layer, and an upper silicon layer on the lower silicon layer. Also, the lower silicon layer of the floating gate includes one or more dopants containing nitrogen gas, carbon, or a combination thereof. In some embodiments, the method also includes forming several trenches respectively between the active regions. In some embodiments, the method further includes forming isolation structures in the trenches.
In some embodiments, steps of forming the floating gate include depositing a first silicon layer on the tunnel dielectric layer; implanting the dopants containing nitrogen gas, carbon, or a combination thereof in the first silicon layer; and depositing a second silicon layer on the first silicon layer.
In some embodiments, after the second silicon layer is deposited on the first silicon layer, the second silicon layer and the first silicon layer are patterned in the same etching step, so that the upper silicon layer and the lower silicon layer are formed, respectively.
The present disclosure can be further understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The present disclosure is described in detail with reference to the figures of the embodiments of the present disclosure. It should be appreciated, however, that the present disclosure can be embodied in a wide variety of implements and is not limited to embodiments described in the disclosure. Various features may be arbitrarily drawn at different scales for the sake of simplicity and clarity. Some embodiments are described below. Throughout the various views and illustrative embodiments, similar reference numbers are used to designate similar features/components. In addition, in order to simplify the descriptions, the drawings used in the embodiments only depict four stacked structures with floating gates on the substrate for illustration of a memory structure, and a control gate extends above those floating gates. However, the present disclosure does not limit the actual numbers of the stacked structures of a memory structure in the application. A memory structure may include several stacked structures as provided in the embodiments. Also, the memory structures in accordance with some embodiments can be different types of non-volatile memory structures. The memory structures in accordance with some embodiments can be applied to any memory structure containing a floating gate.
Next, a tunnel dielectric material layer 11 is formed on the substrate 10. The tunnel dielectric material layer 11 may include silicon oxide or another high-k dielectric material (with a dielectric constant greater than 4). For example, the high-k dielectric material may include hafnium oxide, hafnium silicon oxide, hafnium aluminum oxide, or hafnium tantalum oxide. In some embodiments, the thickness of the tunneling dielectric material layer 11 is in a range of about 3 nm to about 10 nm.
Referring to
Next, referring to
Referring to
Next, referring to
Referring to
Next, referring to
Referring to
It is worth noting that an etching rate of the silicon layer 12 is lower than an etching rate of the silicon layer 13 because of dopants such as nitrogen gas, carbon, phosphorous, or a combination thereof implanted into the silicon layer 12. Therefore, the width W1 of the lower silicon layer 120 is greater than the width W2 of the upper silicon layer 130.
In some embodiments, the ratio (W1/W2) of the width W1 of the lower silicon layer 120 to the width W2 of the upper silicon layer 130 is greater than 1.0 and less than or equal to 1.5 (1.0<W1/W2<1.5). For example, the ratio (W1/W2) of the width W1 to the width W2 is about 1.1. The doping concentration of the dopants in the silicon layer 12 can be adjusted and selected for making the lower silicon layer 120 and the upper silicon layer 130 having a required ratio of the width W1 to the width W2 (W1/W2), thereby complying with the requirements in the applications. For example, when the doping concentration of the dopants in the silicon layer 12 is increased, the etching rate of the silicon layer 12 is decreased, resulting in the greater width W1 of the lower silicon layer 120. That is, the ratio (W1/W2) of the width W1 to the width W2 can be modified by adjusting the doping concentration of the dopants in the silicon layer 12 to meet the requirements in the applications.
Next, referring to
It is worth noting that an etching rate of the lower silicon layer 120 is lower than an etching rate of the substrate 10 because of the lower silicon layer 120 containing dopants. Therefore, the width W1 of the lower silicon layer 120 is substantially equal to the width WA of the active region AA, and the width W1 of the lower silicon layer 120 is greater than the width W2 of the upper silicon layer 130.
Next, referring to
Referring to
Then, referring to
Referring to
Referring to
According to the embodiments, the lower silicon layer 120 of different floating gates FG can have a uniform height by controlling the deposition thickness of the silicon layer 12. Further, the uniformity of the depth of the recessed isolation material layer 240 between the floating gates FG as shown in
Referring to
In some embodiments, nitrogen gas is implanted in the silicon layer 12 (as shown in
In some embodiments, the silicon layer 12 originally formed of amorphous silicon will be transformed into polysilicon after a thermal process performed in the fabrication of the memory structure. Thus, both the lower silicon layer 120 and the upper silicon layer 130 of the floating gate FG in the memory structure as shown in
According to the foregoing embodiments, the topology of the floating gate can be stably controlled. Specifically, by implanting dopants such as nitrogen gas, carbon, phosphorus, or a combination thereof into the silicon layer 12, the width of the lower silicon layer 120 of each floating gate FG can be greater than the width of the upper silicon layer 130 of each floating gate FG, and the width of an active region AA under the floating gate FG can be substantially equal to the width of the lower silicon layer 120 of each floating gate FG. For adjacent floating gates FG, the distance between adjacent upper silicon layers 130 is greater than the distance between adjacent lower silicon layers 120, thereby decreasing the coupling between adjacent upper silicon layers 130 of adjacent floating gates FG. Also, since both the width of the lower silicon layer 120 of the floating gate FG and the width of the active region AA are greater than the width of the upper silicon layers 130, the area of the channel in the active region AA can be increased, and more electrons can flow through the channel and be injected onto the floating gate FG, thereby decreasing the operating voltage. That is, more operating current can flow through the channel having a larger area. In addition, since the lower silicon layer 120 has smaller average grain size and more grain boundaries, the electrons can be more steadily injected into the floating gate FG. Accordingly, the electrical performance of the memory structure can be improved.
According to the aforementioned memory structure and its manufacturing method in accordance with some embodiments, a lower silicon layer on the tunnel dielectric layer includes one or more dopants containing nitrogen gas, carbon, or a combination thereof. In the subsequent process, this lower silicon layer forms a lower portion of a floating gate. According to the method of manufacturing the memory structure in accordance with some embodiments, the topology of the floating gate can be stably controlled. For example, the width of the lower silicon layer, the width of the active region and the height of the isolation structure between the floating gates can be well-controlled. Thus, the memory structure as manufactured in accordance with some embodiments has several advantages, such as accelerating the speed of the write operation, reducing the operating voltage during the write operation, improving the stability of the data storage, etc. In addition, the memory structure in accordance with some embodiments has a relatively stable electrical performance. Consequently, the yield and reliability of the final product can be improved.
While the disclosure has been described by way of example and in terms of the preferred embodiments, it should be understood that the disclosure is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.