Claims
- 1. A method for fabricating a capacitor at a surface of a semiconductor body, comprising the steps of:
- forming a field dielectric structure at said surface, to define a moat region not covered by said field dielectric structure;
- forming a bottom plate comprising polycrystalline silicon overlying said field dielectric structure;
- forming a multilevel dielectric layer overall;
- removing a portion of said multilevel dielectric layer over said bottom plate to expose a portion thereof;
- forming a capacitor dielectric over said exposed portion of said bottom plate;
- removing a portion of said multilevel dielectric layer over said moat region to expose a portion thereof;
- forming a first metal layer comprising aluminum in contact with said capacitor dielectric prior to the step of removing a portion of said multilevel dielectric layer over said moat region; and
- forming a second metal layer in contact with said first metal layer after said step of removing a portion of said multilevel dielectric layer over said moat region.
- 2. The method of claim 1, wherein said step of forming a capacitor dielectric comprises:
- forming a layer of silicon dioxide overall; and
- forming a layer of silicon nitride over said layer of silicon dioxide.
- 3. The method of claim 1, wherein said step of forming a capacitor dielectric comprises:
- depositing a layer of silicon dioxide overall; and
- depositing a layer of silicon nitride over said layer of silicon dioxide.
- 4. The method of claim 2, wherein said depositing steps are performed by way of low pressure chemical vapor deposition.
- 5. A method for fabricating a capacitor at a surface of a semiconductor body, comprising the steps of:
- forming a field dielectric structure at said surface, to define a moat region not covered by said field dielectric structure;
- forming a bottom plate comprising polycrystalline silicon overlying said field dielectric structure;
- forming a multilevel dielectric layer overall;
- removing a portion of said multilevel dielectric layer over said bottom plate to expose a portion thereof;
- forming a capacitor dielectric over said exposed portion of said bottom plate;
- forming a first metal layer in contact with said capacitor dielectric;
- providing a patterned mask layer to expose a portion of said multilevel dielectric layer away from said capacitor;
- removing said exposed portion of said multilevel dielectric layer;
- removing said patterned mask layer;
- performing a deglaze etch after removing said patterned mask layer; and
- forming a second metal layer in contact with said first metal layer after said step of removing a portion of said multilevel dielectric layer over said moat region.
- 6. The method of claim 5, wherein said first metal comprises an alloy of titanium and tungsten.
- 7. The method of claim 6, wherein said step of performing a deglaze etch comprises a wet etch of hydrofluouric acid.
- 8. The method of claim 6, wherein said step of performing a deglaze etch comprises a plasma sputter etch.
- 9. The method of claim 5, wherein said first metal comprises aluminum.
- 10. The method of claim 9, wherein said step of performing a deglaze etch comprises a plasma sputter etch.
RELATED CASES
This application is a continuation-in-part of application Ser. No. 198,930, filed May 3, 1988, now U.S. Pat. No. 4,843,905 which in turn is a continuation-in-part of application Ser. No. 938,653, filed Dec. 5, 1986 now U.S. Pat. No. 4,811,076. Both applications are assigned to Texas Instruments Incorporated.
US Referenced Citations (14)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0122750 |
Sep 1981 |
JPX |
0047755 |
Mar 1984 |
JPX |
60-148168 |
Aug 1985 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Card et al., "Reversible Floating-gate Memory," J. Appl. Phys., vol. 44, No. 5, May 1973, pp. 2326-2330. |
Jambotkar, et al., "Stacked Gate Device with Reduced .0. State Threshold Voltage," IBM Tech. Dis. Bull., vol. 22, No. 1 (1979), pp. 160-161. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
198930 |
May 1988 |
|
Parent |
938653 |
Dec 1986 |
|