A.D. Booth, "A signed binary multiplication technique,"Quarterly Journal of Mechanics and Applied Mathematics, vol. 4, No. 2, pp. 236-240, 1951. |
W.S. Briggs and D.W. Matula, "A 17.times.69 Bit multiply and add unit with redundant binary feedback and single cycle latency," in Proceedings of the 11.sup.th IEEE Symposium on Computer Arithmetic, Jul. 1993, pp. 163-170. |
D.L. Fowler and J.E. Smith, "An accurate, high speed implementation of division by reciprocal approximation," in Proceedings of the 9.sup.th IEEE Symposium on Computer Arithmetic, Sep. 1989, pp. 60-67. |
J.A. Kowaleski, et al, "A dual execution piplined floating-point CMOS processor," in Digest of Technical Papers, IEEE International Solid-State Circuits Conference 1996, pp. 358-359. |
N.T. Quach, et al, "On fast IEEE rounding," Technical Report No. CSL-TR-91-459, Computer Systems Laboratory, Standford University, Jan. 1991. |
M.R. Santoro, et al, "Rounding algorithms for IEEE multipliers," in Proceedings of the 9.sup.th IEEE Symposium on Computer Arithmetic, Sep. 1989, pp. 176-183. |
H.P. Sit, et al, "An 80 MFLOPS floating-point engine in the Intel i860 processor," in Digest of Technical Papers, IEEE International Conference on Computer Design,1989, pp. 374-379. |
Hennessy & Patterson, "Computer Architecture: A Quantitative Approach," Appendix A (pp. A-2 to A-53), Morgan Kaufmann Publishers, Inc. 1990. |
Yu & Zyner, "167 MHz Radix-4 Floating Point Multiplier," SPACR Technology Business, Sun Microsystems, Inc., Sunnyvale, California, pp. 149-154. |