Claims
- 1. A method of connecting an area grid array CSP to PWB comprising:
providing a lead matrix comprising a plurality of conductive leads secured relative to one another in parallel, the leads being aligned perpendicular to the plane of the CSP and PWB, each lead having a body with first and second ends exposed at opposite sides of an attachment tool; orienting a first side of the lead matrix so that the first ends of the leads are aligned with a reciprocal matrix of conductive surface pads on the area grid array CSP; electrically connecting the conductive surface pads of the area grid array CSP to the respective first ends of the leads; orienting a second side of the lead matrix so that the second ends of the leads are aligned with a reciprocal matrix of conductive surface pads of the PWB; and electrically connecting the conductive surface pads of the PWB to the respective second ends of the leads thereby establishing an electrical connection between the area grid array CSP and the PWB, the lead bodies defining a space between the carrier and the chip or board to which the first ends of the leads are connected, the space containing the intermediate portion of the lead bodies.
- 2. A method of connecting an area grid array CSP to PWB comprising:
providing a compliant micro-lead matrix including a carrier and a plurality of conductive leads, the leads having bodies with first and second ends; providing an attachment tooling having a matrix of holes formed therein, a first side and a second side; mounting the lead bodies in the holes of the attachment tooling so that respective first and second ends of each lead are exposed to the respective first and second sides of the attachment tooling, the leads being aligned in parallel with a longitudinal axis of the leads being perpendicular to a plane defined by the attachment tooling, each lead having an intermediate portion exposed to at least one side of the attachment tooling and a respective first or second end such that the respective first or second end is distal from the carrier, the intermediate portion not being in alignment with the longitudinal axis; applying a solder paste to a matrix of conductive pads of the area grid array CSP to form solder posts extending upward from each of the conductive surface pads of the area grid array CSP; orienting the first ends of the leads on the first side of the attachment tooling of the compliant micro-lead matrix to align with the solder posts on the area grid array CSP so that the leads and the solder posts are arranged end to end; applying a convection or vapor phase reflow process to area grid array CSP and compliant micro-lead matrix thereby producing an electrical connection between the leads and the conductive surface pads of the area grid array CSP; applying a solder paste to a matrix of conductive surface pads of the PWB to form solder posts extending upward from each of the conductive surface pads of the matrix of the PWB; orienting the second ends of the leads on the second side of the attachment tooling of the compliant micro-lead matrix to align with the solder posts on the PWB so that the leads and the solder posts are arranged end to end; and applying a convection or vapor phase reflow process to PWB and compliant micro-lead matrix to cause reflow of the solder posts on the PWB with the ends of the leads on the second side of the compliant lead matrix thereby producing an electrical connection between the CSP and the PWB, the intermediate portions of the lead bodies being in a space between the CSP and the PWB to which the distal ends of the leads are connected.
- 3. The method of claim 2 and further comprising step of:
after the step of applying a convection or vapor phase reflow process to PWB and compliant micro-lead matrix, dissolving the attachment tooling of the compliant micro-leads matrix.
- 4. The method of claim 2 wherein the step of applying solder paste to the connecting surface of the area grid array CSP further comprises:
overlaying a stencil having a matrix of holes onto the area grid array CSP prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the area grid array CSP; and removing the stencil from the connecting surface of the area grid array CSP after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the area grid array CSP.
- 5. The method of claim 2 wherein the step of applying solder paste to the connecting surface of the PWB further comprises:
overlaying a stencil having a matrix of holes onto the PWB prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the PWB; and removing the stencil from the connecting surface of the PWB after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the PWB.
- 6. A method of connecting an area grid array CSP to interposer and PWB comprising:
providing a matrix of a plurality of conductive leads secured relative to one another in parallel, the leads being aligned so that their longitudinal axis is perpendicular to a plane of the CSP, interposer and PWB, each lead having a body having first and seconds end exposed at opposite sides of the attachment tool; orienting a first side of the lead matrix so that the first ends of the leads are aligned with a reciprocal matrix of conductive surface pads on the area grid array interposer; electrically connecting the conductive surface pads of the area grid array interposer to the respective first ends of the leads; orienting a second side of the lead matrix so that the second ends of the leads are aligned with a reciprocal matrix of conductive surface pads of the PWB; electrically connecting the conductive surface pads of the PWB to the respective second ends of the lead matrix thereby establishing an electrical connection between the area grid array interposer and the PWB, the lead bodies defining a space between the carrier and the chip or board to which the first ends of the leads are connected, the space containing the intermediate portion of the lead bodies; and electrically connecting the area grid array interposer to area grid array CSP thereby establishing an electrical connection between the area grid array CSP and the PWB.
- 7. A method of connecting an area grid array CSP to a PWB comprising:
Providing a compliant micro-lead matrix including a carrier and a plurality of conductive leads, the leads having bodies with first and second ends; providing an attachment tooling having a matrix of holes formed therein and first and second sides; mounting bodies in the holes of the attachment tooling so that respective first and second ends of each lead are exposed at the respective first and second sides of the attachment tooling, the leads being aligned in parallel with a longitudinal axis of the leads being perpendicular to a plane defined by the attachment tooling, each lead having an intermediate portion exposed to at least one side of the attachment tooling and a respective first or second end such that the respective first or second end is distal from the carrier, the intermediate portion not being in alignment with the longitudinal axis; applying a solder paste to a matrix of conductive surface pads of the area grid array interposer to form solder posts extending upward from each of the conductive surface pads of the area grid array interposer; orienting the first ends of the leads on the first side of the attachment tooling to align with the solder posts on the area grid array interposer so that the leads and the solder posts are arranged end to end; applying a convection or vapor phase reflow process to area grid array interposer and compliant micro-lead matrix thereby producing an electrical connection between the leads and the conductive surface pads of the area grid array interposer; applying a solder paste to a matrix of conductive surface pads of the PWB to form solder posts extending upward from each of the conductive surface pads of the matrix of the PWB; orienting the second ends of the leads on the second side of the attachment tooling to align with the solder posts on the PWB so that the leads and the solder posts are arranged end to end; and applying a convection or vapor phase reflow process to the PWB and compliant micro-lead matrix to cause reflow of the solder posts on the PWB with the ends of the leads on the second side of the compliant lead matrix thereby producing an electrical connection between the interposer and the PWB, the intermediate portions of the lead bodies being in a space between the interposer and the PWB to which the distal ends of the leads are connected.
- 8. The method of claim 7 and further comprising step of:
after the step of applying a convection or vapor phase reflow process to PWB and compliant micro-lead matrix, dissolving the attachment tooling of the compliant micro-leads matrix second applying step, dissolving the attachment tooling of the compliant micro-leads matrix.
- 9. The method of claim 7 wherein the step of applying solder paste to the connecting surface of the area grid array interposer further comprises:
overlaying a stencil having a matrix of holes onto the area grid array interposer prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the area grid array interposer; and removing the stencil from the connecting surface of the area grid array interposer after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the area grid array interposer.
- 10. The method of claim 7 wherein the step of applying solder paste to the connecting surface of the PWB further comprises:
overlaying a stencil having a matrix of holes onto the PWB prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the PWB; and removing the stencil from the connecting surface of the PWB after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the PWB.
- 11. The method of claim 7 wherein the step of applying solder paste to the connecting surface of the interposer further comprises:
overlaying a stencil having a matrix of holes onto the interposer prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the interposer; and removing the stencil from the connecting surface of the interposer after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the interposer.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from U.S. Provisional Applications No. 60/318,465 and No. 60/318,480, both filed Sep. 10, 2001. The disclosures of both provisional applications are hereby incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60318465 |
Sep 2001 |
US |
|
60318480 |
Sep 2001 |
US |