Claims
- 1. A method for fabricating source and drain regions in a CMOS structure in a semiconductor substrate having two contiguous wells of opposite conductivity type comprising the steps of:
- a) blanket implanting a dopant of a first conductivity type to form source and drain regions in each of said wells;
- b) selectively introducing a dopant of a second conductivity type into a portion of said source and drain regions in a selected one of said wells, thereby converting a portion of said source and drain regions in said selected well to said second conductivity type.
- 2. The method of claim 1, wherein said dopant of said first conductivity type is n-type, and said dopant of said second conductivity type is p-type.
- 3. The method of claim 1, wherein said dopant of said first conductivity type is arsenic, and said dopant of said second conductivity type is boron.
- 4. The method of claim 1, wherein said dopant of a first conductivity type is selectively introduced into a semiconductor substrate, and said second dopant is blanket implanted into said semiconductor substrate.
- 5. The method of claim 1, further comprising forming a gate above each well.
- 6. The method of claim 1, wherein said selective introduction of a dopant of a second conductivity type is performed by masking one of said wells, and doping in an unmasked region of said substrate.
- 7. The method of claim 5, further comprising the steps of:
- a) providing sidewall spacers adjacent said gates;
- b) removing said sidewall spacers of an unmasked region to expose a portion of said substrate; and
- c) providing a light dosage of a counterdopant in said portion, thereby forming lightly doped source and drain regions in said unmasked region.
- 8. The method of claim 6, wherein said spacers contain a phosphorus dopant.
- 9. The method of claim 1, further comprising a lightly-doped source region and a lightly-doped drain region wherein said lightly-doped source and drain regions contain a dopant of said first conductivity and are formed before step a).
- 10. The method of claim 9, further comprising a lightly-doped source region of second conductivity type and a lightly doped drain region of a second conductivity type, being formed after step b).
- 11. A method for fabricating source and drain regions in a CMOS structure in a semiconductor substrate having two contiguous wells of opposite conductivity type comprising the steps of:
- a) blanket implanting an n-type dopant to form source and drain regions in each of said wells:
- b) selectively introducing a p-type dopant into source and drain regions in a selected one of said wells, thereby converting a portion of said source and drain regions in said selected well to P-type conductivity;
- c) providing a dopant into said source and drain regions of said selected well to convert a remaining n-type portion to p-type conductivity, wherein said n-type dopant partially suppresses diffusion of said p-type dopant.
- 12. The method of claim 11, wherein said selective introduction of p-type dopant is performed by masking one of said wells, and doping in an unmasked region of said substrate.
- 13. The method of claim 11, wherein said n-type dopant is arsenic.
- 14. The method of claim 11, wherein said p-type dopant is boron.
- 15. The method of claim 13, wherein said p-type dopant is boron.
- 16. A method for fabricating source and drain regions in a CMOS structure in a semiconductor substrate having two contiguous wells of opposite conductivity type comprising the steps of:
- a) blanket implanting a dopant of a first conductivity type to form source and drain regions in each of said wells; and
- b) selectively introducing a dopant of a second conductivity type into source and drain regions in a selected one of said wells to form source and drain regions in said selected well of a different conductivity type than lightly doped regions adjoining said source and drain regions.
- 17. The method of claim 1, wherein said dopant of said first conductivity type partially suppresses diffusion of said dopant of said second conductivity type.
Parent Case Info
This application is a continuation of application Ser. No. 08/538,533, filed on Oct. 3, 1995, now U.S. Pat. No. 5,654,213.
US Referenced Citations (19)
Continuations (1)
|
Number |
Date |
Country |
Parent |
538533 |
Oct 1995 |
|