The invention relates to a semiconductor device, and more particularly, to a method for fabricating an inter dielectric layer in a semiconductor device.
With development of semiconductor device fabrication technology, the critical dimension (CD) of bit line stacks is rapidly decreasing. As the CD of the bit line stacks decreases, a space defined between the bit line stacks also decreases. Therefore, there is a limitation in a high density plasma (HDP) process used as a gap filling method. One example is a bending phenomenon in which a bit line stack becomes bent.
Referring to
However, the bending phenomenon occurs even though the gap fill process is performed using the flowable layer. As illustrated in
In one embodiment, a method for fabricating an inter dielectric layer in semiconductor device includes: forming a primary liner HDP oxide layer on a bit line stack formed over a semiconductor substrate by supplying a high density plasma (HDP) deposition source to the bit line stack; forming a secondary liner HDP oxide layer by etching the primary liner HDP oxide layer to a predetermined thickness; and forming an interlayer dielectric layer to fill areas defined by the bit line stack where the secondary liner HDP oxide layer is formed.
The method may further include preheating the bit line stack before forming the primary liner HDP oxide layer.
The preheating of the bit line stack may include: loading the semiconductor substrate into an HDP chamber, and applying a predetermined power to the HDP chamber while supplying oxygen (O2) gas, argon (Ar) gas, and helium (He) gas into the HDP chamber.
The HDP deposition source may include a source gas containing silane (SiH4) gas and oxygen (O2) gas, and an additive gas containing helium (He) gas.
The forming of the primary liner HDP oxide layer may include maintaining a bottom bias at less than 500 W.
The primary liner HDP oxide layer may be formed to a thickness ranging from about 500 Å to about 600 Å.
The secondary liner HDP oxide layer may be formed using a fluorine-based etch gas.
The secondary liner HDP oxide layer may be formed by etching the primary liner HDP oxide layer to a thickness ranging from about 150 Å to about 190 Å.
The forming of the interlayer dielectric layer may include: coating a flowable layer including a solvent on the semiconductor substrate where the secondary liner HDP oxide layer; evaporating the solvent by heating the flowable layer to a temperature between about 130° C. to about 150° C.; and performing a curing process on the flowable layer to form an oxide layer.
The flowable layer may include a spin-on dielectric (SOD) layer containing polysilizane (PSZ).
The curing process may be performed for about 1 hour while supplying 1 L of hydrogen (H2) gas and 2 L of oxygen (O2) gas at a temperature between about 450° C. and about 550° C.
Hereinafter, a method for fabricating an inter dielectric layer in semiconductor device in accordance with the invention will be described in detail with reference to the accompanying drawings.
Referring to
Specifically, a barrier metal layer, a conductive layer for bit lines, and a hard mask layer are deposited on the semiconductor substrate 400. The barrier metal layer may be formed of titanium (Ti), the conductive layer for the bit lines may be formed of tungsten (W), and the hard mask layer may be formed of nitride. At this point, a lower structure (not shown) including a word line has been already formed on the semiconductor substrate 400.
The hard mask layer is patterned to form hard mask patterns 415. The conductive layer for the bit lines and the barrier metal layer are etched using the hard mask patterns 415 as an etch mask to form barrier metal patterns 405 and conductive patterns 410 for the bit lines. The barrier metal patterns 405, the conductive patterns 410 for the bit lines, and the hard mask patterns 415 constitute the bit line stack 420.
Referring to
Referring to
More specifically, the semiconductor substrate 400 is loaded in a stage 15 of an HDP chamber 10 illustrated in
Referring to
The primary liner HDP oxide layer 430 is formed by supplying an HDP deposition source into the HDP chamber 10 where the preheating process has been performed. The HDP deposition source contains a source gas including silane (SiH4) gas and O2 gas, and an additive gas including He gas. The O2 gas as the HDP deposition source is supplied at a flow rate ranging from about 100 sccm to about 120 sccm. The silane (SiH4) gas is supplied from the top of the HDP chamber 10 at a flow rate ranging from about 10 sccm to about 50 sccm and is supplied from the side of the HDP chamber 10 at a flow rate ranging from about 50 sccm to about 150 sccm. At this point, as the source power for generating plasma, the top bias 20 is applied in the range from about 4,500 W to about 5,500 W and the side bias 25 is applied in the range from about 2,500 W to about 3,500 W. In addition, the bottom bias 30 is applied in the range from about 450 W to about 500 W. The primary liner HDP oxide layer 430 is deposited on the bit line stack 420 to a thickness ranging from about 500 Å to about 600 Å by using the HDP deposition source and the bias applied to the HDP chamber.
Meanwhile, a He cooling process is performed on the back side of the semiconductor substrate 400, such that an overall temperature of the semiconductor substrate 400 is adjusted to below 350° C. during the process of forming the primary liner HDP oxide layer 430. Therefore, a gate insulating layer in the middle of the lower structure is prevented from being damaged by the high temperature plasma. Further, in forming the primary liner HDP oxide layer 430, a bending phenomenon of the bit line stack 420 due to plasma charge can be minimized by maintaining the bottom bias to below 500 W. Accordingly, it is possible to prevent the bending phenomenon caused by unstable charging, which has been generated in the bit line stack due to the high bias during the process of depositing the HDP oxide layer under the bottom bias higher than 1,500 W.
Referring to
More specifically, an etch gas is supplied into the HDP chamber 10 in which the primary liner HDP oxide layer 430 has been formed. A fluorine-based gas, e.g., NF3 gas, is used as the etch gas. In addition to the NF3 gas, H2 gas and He gas are supplied. The NF3 gas is supplied at a flow rate ranging from about 100 sccm to about 200 sccm. The H2 gas is supplied at a flow rate ranging from about 100 sccm to about 200 sccm. The He gas is supplied from the top of the HDP chamber 10 at a flow rate ranging from about 50 sccm to about 70 sccm. In addition, the He gas is also supplied from the side of the HDP chamber 10 at a flow rate ranging from about 50 sccm to about 70 sccm. The primary liner HDP oxide layer 430 is etched to a thickness ranging from about 150 Å to about 190 Å by the etching process, thereby forming the sidewall spacer 435. After the etching process, the sidewall spacer 435 remains only at the both sides of the bit line stack 420.
Referring to
The interlayer dielectric layer 440 filling the bit line stack 420 is formed by coating a flowable spin-on dielectric (SOD) layer using a spin coating process. Since the SOD layer has excellent gap-fill characteristics, it is used as a gap-fill material in places where the gap between patterns is narrow. Polysilazane (PSZ) may be used as the SOD.
A solvent in the gap-fill material is evaporated by maintaining the flowable SOD layer in a chuck at a high temperature range between about 130° C. and about 150° C. for about 150-200 seconds. Then, a curing process is performed on the SOD layer. The curing process is performed for about 1 hour while supplying 1 L of H2 gas and 2 L of O2 gas at a temperature between about 450° C. and about 550° C. Due to the curing process, the SOD layer is oxidized to form an oxide layer as the interlayer dielectric layer 440. Then, the interlayer dielectric layer 440 is planarized using a planarization process, e.g., a chemical mechanical polishing (CMP) process.
According to the embodiments of the invention, the bit line stack is covered with the liner HDP oxide layer and then is filled with the SOD layer, thereby preventing the bending phenomenon of the bit line stack.
The embodiments of the invention have been disclosed above for illustrative purposes. Those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2007-0064760 | Jun 2007 | KR | national |
This is a division of U.S. application Ser. No. 11/945,659 filed Nov. 27, 2007, which claims the priority benefit under USC 119 of Korean patent application number 10-2007-0064760, filed on Jun. 28, 2007, the entire respective disclosures of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5310720 | Shin et al. | May 1994 | A |
5343063 | Yuan | Aug 1994 | A |
5780891 | Kauffman | Jul 1998 | A |
5789289 | Jeng | Aug 1998 | A |
5976618 | Fukuyama et al. | Nov 1999 | A |
6288419 | Prall | Sep 2001 | B1 |
6461529 | Boyd et al. | Oct 2002 | B1 |
6465828 | Agarwal | Oct 2002 | B2 |
6479405 | Lee et al. | Nov 2002 | B2 |
6563162 | Han et al. | May 2003 | B2 |
6570213 | Wu | May 2003 | B1 |
6596653 | Tan et al. | Jul 2003 | B2 |
6653203 | Huang et al. | Nov 2003 | B1 |
6688584 | Iyer | Feb 2004 | B2 |
6780731 | Tu et al. | Aug 2004 | B1 |
6802944 | Ahmad et al. | Oct 2004 | B2 |
6812153 | Hua et al. | Nov 2004 | B2 |
6884676 | Arnold et al. | Apr 2005 | B2 |
6908862 | Li et al. | Jun 2005 | B2 |
6916738 | Lee | Jul 2005 | B2 |
6929700 | Tan et al. | Aug 2005 | B2 |
6949436 | Buller et al. | Sep 2005 | B2 |
7034408 | Schloesser | Apr 2006 | B1 |
7037829 | Iyer | May 2006 | B2 |
7038318 | Iyer | May 2006 | B2 |
7056828 | Chung | Jun 2006 | B2 |
7060637 | Li | Jun 2006 | B2 |
7064077 | Hua et al. | Jun 2006 | B2 |
7064087 | Turner et al. | Jun 2006 | B1 |
7109115 | Iyer | Sep 2006 | B2 |
7154779 | Mokhlesi | Dec 2006 | B2 |
7180121 | Hieda | Feb 2007 | B2 |
7226829 | Hwang et al. | Jun 2007 | B2 |
7253099 | Hwang | Aug 2007 | B2 |
7307305 | Lee | Dec 2007 | B2 |
7335589 | Lee | Feb 2008 | B2 |
7405968 | Mokhlesi | Jul 2008 | B2 |
7462568 | Chung | Dec 2008 | B2 |
7488644 | Lee | Feb 2009 | B2 |
7545009 | Iyer | Jun 2009 | B2 |
7598564 | Kang | Oct 2009 | B2 |
7678460 | Li | Mar 2010 | B2 |
7759174 | Hieda | Jul 2010 | B2 |
7855154 | Li | Dec 2010 | B2 |
7956387 | Schloesser | Jun 2011 | B2 |
8592326 | Eun | Nov 2013 | B2 |
20010030351 | Wang et al. | Oct 2001 | A1 |
20020024093 | Ahn et al. | Feb 2002 | A1 |
20020055271 | Lee et al. | May 2002 | A1 |
20020064937 | Kim et al. | May 2002 | A1 |
20020064968 | Kim et al. | May 2002 | A1 |
20020090808 | Jeon | Jul 2002 | A1 |
20020096701 | Torii et al. | Jul 2002 | A1 |
20020135072 | Han et al. | Sep 2002 | A1 |
20020171146 | Iyer | Nov 2002 | A1 |
20020187656 | Tan et al. | Dec 2002 | A1 |
20030008453 | Kang et al. | Jan 2003 | A1 |
20030124861 | Kwon | Jul 2003 | A1 |
20030159656 | Tan et al. | Aug 2003 | A1 |
20030181036 | Iyer | Sep 2003 | A1 |
20030203637 | Hua et al. | Oct 2003 | A1 |
20030207580 | Li et al. | Nov 2003 | A1 |
20040084772 | Iyer | May 2004 | A1 |
20040092074 | Mao et al. | May 2004 | A1 |
20040121590 | Moon | Jun 2004 | A1 |
20040127052 | Lee et al. | Jul 2004 | A1 |
20040161918 | Yun | Aug 2004 | A1 |
20040164328 | Lee | Aug 2004 | A1 |
20040180494 | Hwang et al. | Sep 2004 | A1 |
20040209427 | Huang | Oct 2004 | A1 |
20040224094 | Lee et al. | Nov 2004 | A1 |
20040224537 | Lee et al. | Nov 2004 | A1 |
20040229050 | Li | Nov 2004 | A1 |
20040238482 | Kim et al. | Dec 2004 | A1 |
20040238868 | Arnold et al. | Dec 2004 | A1 |
20050026443 | Goo et al. | Feb 2005 | A1 |
20050048708 | Yamada | Mar 2005 | A1 |
20050054189 | Kim et al. | Mar 2005 | A9 |
20050087828 | Kim et al. | Apr 2005 | A1 |
20050090054 | Kim | Apr 2005 | A1 |
20050093042 | Nakazawa et al. | May 2005 | A1 |
20050157549 | Mokhlesi et al. | Jul 2005 | A1 |
20050161721 | Iyer | Jul 2005 | A1 |
20050181599 | Iyer | Aug 2005 | A1 |
20050218439 | Lee | Oct 2005 | A1 |
20050218442 | Hieda | Oct 2005 | A1 |
20060017118 | Park | Jan 2006 | A1 |
20060084243 | Zhang et al. | Apr 2006 | A1 |
20060110910 | Lee | May 2006 | A1 |
20060172079 | Li | Aug 2006 | A1 |
20060194432 | Park et al. | Aug 2006 | A1 |
20060205202 | Chung | Sep 2006 | A1 |
20060205236 | Li | Sep 2006 | A1 |
20060231900 | Lee et al. | Oct 2006 | A1 |
20060245245 | Mokhlesi et al. | Nov 2006 | A1 |
20060292801 | Chung | Dec 2006 | A1 |
20070025145 | Mokhlesi et al. | Feb 2007 | A1 |
20070034517 | Tsao et al. | Feb 2007 | A1 |
20070034938 | Kang | Feb 2007 | A1 |
20070059898 | Shin et al. | Mar 2007 | A1 |
20070107749 | Sin | May 2007 | A1 |
20070117412 | Goo et al. | May 2007 | A1 |
20070122946 | Hieda | May 2007 | A1 |
20070215950 | Aoyama | Sep 2007 | A1 |
20070218682 | Lee | Sep 2007 | A1 |
20070252199 | Chung et al. | Nov 2007 | A1 |
20080014711 | Choi et al. | Jan 2008 | A1 |
20080067604 | Bach | Mar 2008 | A1 |
20080121961 | Schloesser | May 2008 | A1 |
20080179715 | Coppa | Jul 2008 | A1 |
20090004849 | Eun | Jan 2009 | A1 |
20090227091 | Sonsky et al. | Sep 2009 | A1 |
20140045325 | Eun | Feb 2014 | A1 |
Number | Date | Country |
---|---|---|
10-2003-0004930 | Jan 2003 | KR |
102005053245 | Jun 2005 | KR |
10-2005-0067559 | Jul 2005 | KR |
Number | Date | Country | |
---|---|---|---|
20140045325 A1 | Feb 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11945659 | Nov 2007 | US |
Child | 14059756 | US |