Claims
- 1. A process for fabricating a field effect transistor, comprising the steps of:
- (a) supplying a semi-insulating semiconductor wafer having an upper and lower surface, and a right-hand, central and left-hand region,
- (b) growing an epitaxial N+ layer on the upper surface of the semi-insulating wafer,
- (c) providing a proton bombardment mask, said mask being positioned over the upper surface of the device and said mask having a first, second, and third opening, the first opening being positioned over the area immediately surrounding the right-hand, left-hand and central regions, the second opening being positioned over the boundary between the right-hand and central regions, the third being positioned over the boundary between the left-hand and central regions,
- (d) providing a source of proton bombardment directed at the N+ layer exposed by the openings in the proton bombardment mask to convert the exposed N+ areas to semi-insulating areas, which divide the N+ layer into corresponding right-hand, central and left-hand N+ regions,
- (e) growing an N layer over the upper surface of the device,
- (f) growing a semi-insulating layer over the N layer,
- (g) removing the semi-insulating layer over the central region to expose the N layer, which forms the gate of the field effect transistor,
- (h) removing a portion of the semi-insulating and N layers over the left and right-hand N+ regions to expose a portion of the N+ regions, the right and left-hand N+ regions forming the drains of the field effect transistor, and
- (i) making contact with the N+ layer in the central region which forms the source of the field effect transistor.
Parent Case Info
This is a divisional of application Ser. No. 702,482, filed Feb. 19, 1985, now U.S. Pat. No. 4,601,096 which is a division of application Ser. No. 466,662, filed Feb. 15, 1983, which was abandoned in favor of File Wrapper Continuation Ser. No. 755,534, filed July 15, 1985, now U.S. Pat. No. 4,624,004.
US Referenced Citations (19)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2321895 |
Nov 1974 |
DEX |
57-37880 |
Mar 1982 |
JPX |
1186945 |
Apr 1970 |
GBX |
Non-Patent Literature Citations (2)
Entry |
"Integration Technique for Closed Field Effect Transistors", Cady, Jr., et al., IBM Tech. Discl. Bulletin, vol. 16, No. 11, Apr. 1974, pp. 3519-3520. |
"The Opposed Gate-Source Transistor (OGST): A New Millimeter Wave Transistor Structure", John J. Berenz, G. C. Dalman and C. A. Lee, TRW Defense and Space Systems Group, Redondo Beach, CA 90278 and Cornell University, School of Electrical Engineering, Ithaca, NY 14853. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
702482 |
Feb 1985 |
|
Parent |
466662 |
Feb 1983 |
|