Semiconductor components, such as dice, packages and interconnects are being made thinner than previous generation components. At the same time, electrical and packaging requirements for semiconductor components are becoming more stringent. Typically, semiconductor components are thinned from the back side at the wafer level using a process such as grinding or chemical mechanical planarization (CMP). For example, a standard 200 mm (8 inch) diameter semiconductor wafer has a thickness of about 725 μm. During fabrication, the wafer can be thinned to a thickness of about 100 μm or less.
Back side thinning of a semiconductor wafer can cause problems during wafer level processes, during component fabrication processes, and in the singulated components as well. One problem is that the thinned wafer can bow due to stresses generated by the circuitry formed on the circuit side (face) of the wafer. In this case, a thinned wafer oriented circuit side up can bow upward in the shape of a smile (i.e., generally convex shape), causing carrier adhesion, wafer handling and alignment issues during component fabrication. A singulated component from a thinned wafer can also bow upward towards the circuit side, and from the corners towards the center of the component. Bowed components can be more difficult to mount, particularly in flip chip and stacking applications. For example, terminal contacts on a bowed flip chip or stacked component can pull away from mating electrodes or contacts on a substrate or adjacent component.
Another problem caused by thinning is that the back side of a thinned semiconductor component can have a smooth, polished surface, reducing the number of defect sites. The defect sites can trap contaminants in the semiconductor substrate and can also act as carrier generation and recombination centers. The contaminants can adversely affect the minority carrier lifetime electrons of the semiconductor devices changing functionality and certain defect mechanisms. One technique for attracting contaminants is to deposit a gettering agent, such as a spin-on dopant, on the back side of a component. However, relatively high temperatures (e.g., >800° C.) are required to drive the dopant into the semiconductor substrate. A thinned semiconductor component typically includes circuitry on the circuit side, which cannot be subjected to high temperatures. For this reason, thinned semiconductor components do not usually employ an extrinsic back side gettering layer due to the difficulties in applying this layer. In addition, thinned semiconductor components can have different electrical characteristics and a different functionality than full thickness components.
In view of the foregoing, improved thinned semiconductor components, and improved methods for fabricating thinned semiconductor components are needed in the art. However, the foregoing examples of the related art and limitations related therewith, are intended to be illustrative and not exclusive. Other limitations of the related art will become apparent to those of skill in the art upon a reading of the specification and a study of the drawings.
Exemplary embodiments are illustrated in the referenced figures of the drawings. It is intended that the embodiments and the figures disclosed herein are to be considered illustrative rather than limiting.
As used herein, “semiconductor component” means an electronic element that includes a semiconductor substrate having integrated circuits and semiconductor devices. “Interconnect” means an electrical element that makes electrical contact with a semiconductor component or an embedded circuitry. “Wafer-level” means a process conducted on an element, such as a semiconductor wafer, containing multiple semiconductor components. “Wafer size” means having an outline about the same as that of a semiconductor wafer. “Die level” means a process conducted on a singulated semiconductor component. “Chip scale” means a semiconductor component having an outline about the same as that of a semiconductor die.
Referring to
The semiconductor wafer 10 can comprise a conventional semiconductor wafer having a standard diameter and a full thickness (T1). By way of example, a 150 mm diameter wafer has a full thickness (T1) of about 675 μm, a 200 mm diameter wafer has a full thickness (T1) of about 725 μm, and a 300 mm diameter wafer has a full thickness (T1) of about 775 μm. In the illustrative embodiment, the semiconductor wafer 10 comprises silicon (Si). However, the semiconductor wafer 10 can comprise another material such GaAs, SiC or sapphire.
The dice 12 can comprise conventional semiconductor dice having a desired configuration, and formed using conventional semiconductor fabrication processes. For example, each die 12 can comprise a dynamic random access memory (DRAM), a static random access memory (SRAM), a flash memory, a microprocessor, a digital signal processor (DSP) or an application specific integrated circuit (ASIC). In addition, each die 12 can have any polygonal shape. In the illustrative embodiment, the dice 12 are generally square in shape, but other polygonal shapes, such as rectangular or hexagonal can also be utilized. Using laser dicing in combination with the method a wider range of shapes for each die 12 can be effected (e.g., triangular, oval, circular).
As shown in
Next, as shown in
The thinning step can be performed using a mechanical planarization process, such as dry polishing, performed with a mechanical planarization apparatus 28. Suitable mechanical planarization apparatus are manufactured by Accretec of Bloomfield, Mich., and Disco Corporation of Santa Clara, Calif. The thinning step can also be performed using a chemical mechanical planarization (CMP) apparatus, or using an etch back process, such as a wet etch process, a dry etch process or a plasma etching process, either performed alone or in combination with mechanical planarization. The thickness T2 of the thinned wafer 10T can be selected as desired with from 35 μm to 150 μm being representative, and less than 100 μm being preferred. The back side 18 of the thinned wafer 10T has a smooth, polished surface 30 (
Next, as shown in
The laser processing step can be performed using a variety of conventional laser systems used in the art. In the illustrative embodiment, the laser system 32 includes a laser source 34 configured to produce a laser beam 42, an expander 36 configured to expand the laser beam 42, a lens system 50 configured to redirect the expanded laser beam 42 by ninety degrees, a DOE (diffractive optical element) 38 configured to separate the laser beam 42 into a plurality of separate laser beams 44, and a focusing device 40 configured to focus the laser beams 44 onto the back side 18 of the thinned wafer 10T. The laser system 32 can also include a wafer handler 46 configured to align and move the thinned wafer 10T past the laser beams 44. One suitable laser system 32 is commercially available from ALSI (Advanced Laser Separation International) located at Platinawerf 20-G, Beunigen 6641 TL, Netherlands. This laser system 32 is designed to dice semiconductor wafers but can be adapted to perform the present laser processing step. The operational parameters of the laser system 32 can be selected as required depending on the application.
As shown in
As shown in
As shown in
It is theorized that the bumps 56 of the lasered features 48 (
For some applications one or more additional elements can also be incorporated into the bumps 56 or onto other selected areas of the back side 18 of the thinned wafer 10T. For example, during laser processing one or more additional elements, such as dopants and fillers, in solid, gas or liquid form can be incorporated into the liquid or semi-liquid phase silicon. Upon re-solidification, the incorporated element can perform a desired function, such as carrier modification, visual contrast or strengthening for different applications such as laser marking. Also, during (or following) laser processing it may be necessary to balance the inherent circuit side stresses on the wafer 10T and dice 12 with the newly formed back side stresses, to achieve flatness, uniformity and planarity in the wafer 10T and dice 12. For example, stress balancing can be achieved using fillers, or structures, on the circuit side 16 and the back side 18 of the wafer 10T, or only on selected areas thereof (e.g., proximate to the edges).
Referring to
The lasered features 48 (
Referring to
In addition to counteracting bowing in the thinned semiconductor wafer 10T, and in the semiconductor components 58 (
Referring to
Referring to
Step 90—Provide a semiconductor wafer containing a plurality of semiconductor dice having a circuit side, a back side and integrated circuits and associated circuitry on the circuit side.
Step 92—Thin the wafer to a selected thickness.
Step 92A—Optionally, additional back side processing can be performed on the back side of the thinned wafer. The additional back side processes can include surface etching, such as chemical etching the entire back side, or selected areas thereof. Other back side processes can include surface cleaning, laser marking and screen printing of additional back side features. Other additional back side processes can include adding elements, such as dopants and fillers, to the back side of the thinned wafer.
Step 94—Laser process the back side of the thinned wafer to form one or more lasered features.
Step 92B—Optionally, additional back side processing can be performed on the back side of the laser processed wafer, substantially as previously described for step 92A. As another optional step, precut swatches of precured polymer film, as disclosed in U.S. Pat. No. 4,906,314, can be applied to the back side of the laser processed wafer.
Step 96—Dice the wafer into a plurality of components having the lasered features. The dicing step can be performed using a sawing process, a liquid jet process or a laser dicing process. With laser dicing the dicing step can be performed either prior to or after the laser processing step.
Referring to
Next, as shown in
Next, as shown in
Next, as shown in
Referring to
As shown in
As shown in
As shown in
The back side 112 of the interconnect substrate 106 can be thinned and then laser processed with lasered features substantially as previously described for the thinned wafer 10T (
While a number of exemplary aspects and embodiments have been discussed above, those of skill in the art will recognize certain modifications, permutations, additions and subcombinations thereof. It is therefore intended that the following appended claims and claims hereafter introduced are interpreted to include all such modifications, permutations, additions and sub-combinations as are within their true spirit and scope.
This application is a division of Ser. No. 13/473,644, filed May 17, 2012, U.S. Pat. No. 8,530,895 B2, which is a division of Ser. No. 12/424,726, filed Apr. 16, 2009, U.S. Pat. No. 8,187,983 B2.
Number | Name | Date | Kind |
---|---|---|---|
4319119 | Runge | Mar 1982 | A |
4415373 | Pressley | Nov 1983 | A |
4585931 | Duncan et al. | Apr 1986 | A |
4668304 | Schachameyer et al. | May 1987 | A |
4782029 | Takemura et al. | Nov 1988 | A |
4906314 | Farnworth et al. | Mar 1990 | A |
5322988 | Russell et al. | Jun 1994 | A |
5329090 | Woelki et al. | Jul 1994 | A |
5605602 | DeBusk | Feb 1997 | A |
5764353 | Tate et al. | Jun 1998 | A |
5856230 | Jang | Jan 1999 | A |
5922224 | Broekroelots | Jul 1999 | A |
6107109 | Akram et al. | Aug 2000 | A |
6429532 | Han et al. | Aug 2002 | B1 |
6509546 | Egitto et al. | Jan 2003 | B1 |
6638358 | You et al. | Oct 2003 | B1 |
6676878 | O'Brien et al. | Jan 2004 | B2 |
6734032 | Tandy et al. | May 2004 | B2 |
6734387 | Kafka et al. | May 2004 | B2 |
6737606 | Peng et al. | May 2004 | B2 |
6924210 | Daubenspeck et al. | Aug 2005 | B1 |
6927167 | Fukuda et al. | Aug 2005 | B2 |
7041578 | Mahle et al. | May 2006 | B2 |
7049700 | Hembree et al. | May 2006 | B2 |
7095761 | Um | Aug 2006 | B2 |
7118992 | Turner et al. | Oct 2006 | B2 |
7129156 | Akram et al. | Oct 2006 | B2 |
7135384 | Takyu et al. | Nov 2006 | B2 |
7138297 | Iijima et al. | Nov 2006 | B2 |
7141487 | Periasamy et al. | Nov 2006 | B2 |
7157038 | Baird et al. | Jan 2007 | B2 |
7224051 | Farnworth et al. | May 2007 | B2 |
7256108 | Park et al. | Aug 2007 | B2 |
7291874 | Hsu | Nov 2007 | B2 |
7307348 | Wood et al. | Dec 2007 | B2 |
7354695 | Brennen et al. | Apr 2008 | B2 |
7473582 | Wood et al. | Jan 2009 | B2 |
7498675 | Farnworth et al. | Mar 2009 | B2 |
7582513 | Kroeninger et al. | Sep 2009 | B2 |
7645685 | Ishizuka et al. | Jan 2010 | B2 |
7737567 | Bonora et al. | Jun 2010 | B2 |
7759224 | Miyazaki et al. | Jul 2010 | B2 |
7871899 | Rinne et al. | Jan 2011 | B2 |
7919787 | Lee et al. | Apr 2011 | B2 |
7939916 | O'Donnell et al. | May 2011 | B2 |
8014154 | Lee | Sep 2011 | B2 |
8187983 | Wood et al. | May 2012 | B2 |
8530895 | Wood et al. | Sep 2013 | B2 |
20030052102 | Amako et al. | Mar 2003 | A1 |
20040013149 | Hanaoka | Jan 2004 | A1 |
20040046288 | Chou | Mar 2004 | A1 |
20040124184 | An et al. | Jul 2004 | A1 |
20040180512 | Linn et al. | Sep 2004 | A1 |
20050003633 | Mahle et al. | Jan 2005 | A1 |
20050057718 | Chen et al. | Mar 2005 | A1 |
20050151138 | Slater et al. | Jul 2005 | A1 |
20050208776 | Krishnan et al. | Sep 2005 | A1 |
20050214973 | Oyu et al. | Sep 2005 | A1 |
20050227379 | Donofrio | Oct 2005 | A1 |
20050280122 | Arimura | Dec 2005 | A1 |
20060076649 | Letertre et al. | Apr 2006 | A1 |
20060249480 | Boyle | Nov 2006 | A1 |
20070004211 | Kim et al. | Jan 2007 | A1 |
20070131967 | Kawaguchi et al. | Jun 2007 | A1 |
20070155131 | Contes | Jul 2007 | A1 |
20070158784 | Oyu et al. | Jul 2007 | A1 |
20070178631 | Tanaka | Aug 2007 | A1 |
20070272940 | Lee et al. | Nov 2007 | A1 |
20080011852 | Gu et al. | Jan 2008 | A1 |
20080067155 | Gu | Mar 2008 | A1 |
20080067159 | Zhang et al. | Mar 2008 | A1 |
20080073438 | Gu et al. | Mar 2008 | A1 |
20080094640 | Cordingley et al. | Apr 2008 | A1 |
20080153262 | Lee et al. | Jun 2008 | A1 |
20080179611 | Chitnis et al. | Jul 2008 | A1 |
20080211045 | Ono | Sep 2008 | A1 |
20080286948 | Miyazaki et al. | Nov 2008 | A1 |
20080296754 | Hua et al. | Dec 2008 | A1 |
20080302481 | Berger et al. | Dec 2008 | A1 |
20090001616 | Bonora et al. | Jan 2009 | A1 |
20090137085 | Tsukano et al. | May 2009 | A1 |
20090186435 | Yeh et al. | Jul 2009 | A1 |
20100055878 | Maki et al. | Mar 2010 | A1 |
20100092718 | Shin et al. | Apr 2010 | A1 |
20100120202 | Wu et al. | May 2010 | A1 |
20100148360 | Lin et al. | Jun 2010 | A1 |
20100151678 | Dydyk et al. | Jun 2010 | A1 |
20100171195 | Tobe et al. | Jul 2010 | A1 |
20100216281 | Pagaila et al. | Aug 2010 | A1 |
20100219171 | Sato et al. | Sep 2010 | A1 |
20100291730 | Uya et al. | Nov 2010 | A1 |
20110028003 | Wang et al. | Feb 2011 | A1 |
20110128980 | Kato | Jun 2011 | A1 |
20110147760 | Ogihara et al. | Jun 2011 | A1 |
20120220091 | Chalia et al. | Aug 2012 | A1 |
20120241742 | Wood et al. | Sep 2012 | A1 |
Number | Date | Country |
---|---|---|
358064029 | Apr 1983 | JP |
63166276 | Jul 1988 | JP |
05152306 | Jun 1993 | JP |
2001274048 | Oct 2001 | JP |
2005317805 | Nov 2005 | JP |
2006267312 | Oct 2006 | JP |
Entry |
---|
M. C. Muller et al., “Significant Step in Wafer Yield Optimization and Operation Cost Reduction Due to Dicing Innovation”, CS MANTECH Conference, Apr. 24-27, 2008, Vancouver, British Columbia, Canada, pp. 141-144. |
Irving et al., “Wafer Decomposition/Metallization and Back Grind, Process-Induced Warpage Simulator” 2003, Electronic Components and Technology Conference, pp. 1459-1462. |
Kurisu Kenichi et al. “Development of a Diffractive Optical Element for Laser Processing”, Itami R&D Laboratories, SEI Technical Review, No. 53, Jan. 2002, pp. 1-6. |
Bourdon H. et al., Investigation of Excimer Laser Annealing of Si using PhotoLuminescence at Room Temperature, RTP-2007 Catania, Oct. 2007, pp. 1-25. |
Dr. Heinrich Endert, “Emerging Applications of Laser in Micromachining”, Newport Corporation, Spectra Physics, Mountain View, CA, date unavailable, pp. 1-57. |
U.S. Appl. No. 61/113,872, filed Nov. 12, 2008, Flat Plane Wafer Control Method by MEMS Process, pp. 1-8. |
Office Action from U.S. Appl. No. 12/424,726 dated Jun. 21, 2011, pp. 1-14. |
Office Action from U.S. Appl. No. 12/424,726 dated Oct. 24, 2011, pp. 1-23. |
Notice of Allowance from U.S. Appl. No. 12/424,726 dated Feb. 8, 2012, pp. 1-6. |
Notice of Allowance from U.S. Appl. No. 13/473,644 dated May 20, 2013, pp. 1-11. |
Office Action from U.S. Appl. No. 13/473,644 dated Apr. 10, 2013, pp. 1-18. |
Number | Date | Country | |
---|---|---|---|
20130323909 A1 | Dec 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13473644 | May 2012 | US |
Child | 13960855 | US | |
Parent | 12424726 | Apr 2009 | US |
Child | 13473644 | US |