M. Sekine et al.; "Self-Aligned Tungsten Strapped Source/Drain and Gate Technology Realizing the Lowest Sheet Resistance for Sub-quarter Micron CMOS"; IEDM Tech. Digest, Dec. 1994, pp. 493-496. |
H. Watanabe et al.; "A New Cylindrical Capacitor Using Hemispherical Grained Si (HSG-Si) for 256Mb DRAMs"; IEDM Tech. Digest, Dec. 1992, pp. 259-262. |
J. S. H. Cho et al.; "Copper Interconnection with Tungsten Cladding for ULSI"; Technical Digest of Symposium on VLSI Technology, May 28-30, 1991, pp. 39-40. |
S. Lakshminarayanan et al.; "Dual Damascene Copper Metallization Process Using Chemical-Mechanical Polishing"; Proceedings of VLSI Multilevel Interconnection Conference (VMIC--1994), Jun. 7-8, 1994, pp. 49-50. |
D. C. Edelstein et al.; "Picosecond Propagation on Multilevel Copper-Polyimide Back End of the Line Interconnections"; Proceedings of VLSI Multilevel Interconnection Conference (VMIC--1993), Jun. 8-9, 1993, pp. 511-513. |