The invention relates to a method for fabricating semiconductor device, and more particularly to a method for fabricating shallow trench isolation (STI).
As semiconductor technology enters into deep submicron era, most of the devices under 0.18 micron such as complimentary metal-oxide semiconductor (CMOS) devices are fabricated with employment of shallow trench isolation (STIs) for separating adjacent devices. As semiconductor devices gradually decrease in size, the STIs used for isolating devices also reduce in size while the trenches used for fabricating STIs increase size accordingly. Even though the STIs have been widely used in current productions, how to improve the current process for fabricating STIs to obtain better performance current leakage, improved short channel effects, as well as lowering number of divots on surface of the STIs have been an important task in this field.
According to an embodiment of the present invention, a method for fabricating semiconductor device includes the steps of: forming a trench in a substrate; forming a pad layer adjacent to two sides of trench; forming a dielectric layer to fill the trench; and performing a dry etching process to remove the pad layer and part of the dielectric layer to form a shallow trench isolation (STI). Preferably, the dry etching process comprises a non-plasma etching process.
According to an embodiment of the present invention, the method further includes forming the pad layer on the substrate and removing part of the pad layer and the substrate to form the trench.
According to an embodiment of the present invention, the pad layer includes a first pad layer on the substrate and a second pad layer on the first pad layer.
According to an embodiment of the present invention, the first pad layer includes silicon oxide and the second pad layer includes silicon nitride.
According to an embodiment of the present invention, further includes forming a liner in the trench after forming the pad layer, performing a nitridation process to divide the liner into a first portion and a second portion, and forming the dielectric layer on the second portion.
According to an embodiment of the present invention, the second portion includes nitrogen ions.
According to an embodiment of the present invention, further includes performing an in-situ steam generation (ISSG) process to form the liner.
According to an embodiment of the present invention, the dry etching process includes hydrogen fluoride (HF) and ammonia gas (NH3).
According to an embodiment of the present invention, the dielectric layer includes silicon oxide.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Referring to
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
It should be noted that in addition to dry etching process, a wet etching process is typically employed during the formation of the STI 32 to remove the pad layer 16 adjacent to two sides of the dielectric layer 30. The wet etching process however often causes divots on the top surface of the STI 32 as well as the adjacent liner 22 and affects the performance of the device. To resolve this issue, the present invention preferably conducts a dry etching process and without any wet etching process before forming gate dielectric layer of a MOS transistor to remove part of the dielectric layer 30 and pad layer 16 to form a STI 32. By following this approach, no divots would be formed on the top surface of the STI 32 and adjacent liner 22 and smoothness of the STI 32 could also be improved substantially. In this embodiment, the temperature of the dry etching process is preferably between 10° C. to 80° C. and the temperature of the thermal treatment or anneal process is preferably between 100° C. to 250° C. After the STI 32 is formed, follow-up fabrication process could be conducted by forming semiconductor device such as MOS transistors or memory devices adjacent to the STI 32 while using the STI 32 to isolate the adjacent devices. Since the fabrication of MOS transistors and memory devices are well known to those skilled in the art, the details of which are not explained herein for the sake of brevity.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
108115405 | May 2019 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
7479688 | Deshpande et al. | Jan 2009 | B2 |
9543419 | Fan | Jan 2017 | B1 |
9754822 | Chou | Sep 2017 | B1 |
9824937 | Wang | Nov 2017 | B1 |
9881918 | Huang | Jan 2018 | B1 |
20070054423 | Kanda | Mar 2007 | A1 |
20080032482 | Tsai | Feb 2008 | A1 |
20100003782 | Sinha | Jan 2010 | A1 |
20140225219 | Huang | Aug 2014 | A1 |
20140231919 | Peng | Aug 2014 | A1 |
20140353795 | Tong | Dec 2014 | A1 |
20150243659 | Huang | Aug 2015 | A1 |
20160247690 | Takahashi | Aug 2016 | A1 |
20180315664 | Cheng | Nov 2018 | A1 |
20190165116 | Lim | May 2019 | A1 |
20190287971 | Lee | Sep 2019 | A1 |
20190355570 | Hsieh | Nov 2019 | A1 |
20200044048 | Yu | Feb 2020 | A1 |
20200105583 | Wang | Apr 2020 | A1 |
20200105875 | Li | Apr 2020 | A1 |
20200105936 | More | Apr 2020 | A1 |
20200135574 | Yang | Apr 2020 | A1 |
Number | Date | Country |
---|---|---|
104637881 | May 2015 | CN |
Number | Date | Country | |
---|---|---|---|
20200350199 A1 | Nov 2020 | US |