Claims
- 1. A method of integrated circuit contact opening formation, comprising:(a) forming a first insulative layer on first and second conductive line structures at a surface of a substrate; (b) forming a first opening in said first insulative layer to expose a portion of said first conductive line structure while maintaining said first insulative layer on said second conductive line structure; (c) forming a second insulative layer on said first insulative layer and on said exposed portion of said first conductive line structure; (d) masking said second insulative layer and etching using said masking to form (i) a first contact opening through said second insulative layer to said first conductive line structure at said first opening in said first insulative layer plus (ii) a second contact opening through said second insulative layer and extending to said surface adjacent said second conductive line structure and said maintained first insulative layer; (e) wherein said etching etches said second insulative layer at a higher rate than said first insulative layer.
- 2. The method of claim 1, wherein:(a) said forming a first opening of step (b) of claim 1 includes a global etch of said first insulative layer.
- 3. The method of claim 1, wherein:(a) said first and second conductive line structures are gates.
- 4. The method of claim 1, wherein;(a) said first insulative layer is a silicon nitride: and (b) said second insulative layer is a silicon oxide.
Parent Case Info
This application claims priority under 35 USC 119(e) from provisional patent application Ser. No. 60/102,177, filed Sep. 28, 1998.
US Referenced Citations (6)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 11-284138 |
Oct 1999 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/102177 |
Sep 1998 |
US |