Wolf, S. Silicon Processing for the VLSI Era: vol. 2, Process Integration, Lattice Press, 1990, pp. 56-57. |
J.H.Ahn, et al.; "Micro Villus Patterning (MVP) Technology for 256Mb DRAM Stack Cell"; 1992 Symposium on VLSI Technology Digest of Technical Papers; pp. 12-13. |
M. Sakao, et al.; "A Capacitor-Over-Bit-Line (COB) Cell with a Hemispherical-Grain Storage Node for 64 Mb DRAMs"; IEDM 90; pp. 655-658. |
M. Yoshimaru, et al.; "Rugged Surface Poly-Si Electrode and Low Temperature Deposited Si.sub.3 N.sub.4 for 64MBit and STC Beyond Dram Cell"; IEDM 90; pp. 659-662. |
Hirohito Watanabe, et al.; "Device application and structure obvservation for hemispherical-grained"; J. Appl. Phys., vol. 71, No. 7, 1 Apr. 1992; pp.3538-3543. |