Claims
- 1. A method for forming a planarized field effect transistor (FET), the method comprising:
defining an active semiconductor region upon a substrate, said active semiconductor region further comprising a pair of mesa regions therein; defining a source region within a top surface of one of said pair of mesa regions; defining a drain region within a top surface of the other of said pair of mesa regions; depositing a gate material between said pair of mesa regions; and planarizing said gate material, thereby forming a gate; wherein a top surface of said gate is substantially planar with said source and drain regions.
- 2. The method of claim 1, wherein said active semiconductor region is formed by:
forming an insulating layer upon said substrate; forming a pair of window openings within said insulating layer; and growing an epitaxial layer over said insulating layer and said pair of window openings; wherein said pair of mesa regions are formed over said pair of window openings.
- 3. The method of claim 2, wherein said insulating layer further comprises a dielectric pad layer deposited upon said substrate.
- 4. The method of claim 3, wherein said substrate further comprises single crystalline material beneath said pair of window openings.
- 5. The method of claim 4, wherein:
said substrate further comprises single crystalline silicon; and said epitaxial layer comprises single crystalline silicon where said epitaxial layer is grown over said pair of window openings.
- 6. The method of claim 5, wherein said epitaxial layer comprises polycrystalline silicon where said epitaxial layer is grown over said dielectric pad layer.
- 7. The method of claim 5, wherein said epitaxial layer comprises amorphous silicon where said epitaxial layer is grown over said dielectric pad layer.
- 8. The method of claim 1, further comprising:
prior to depositing said gate material, forming a gate dielectric layer upon said active semiconductor region.
- 9. The method of claim 8, wherein said gate dielectric layer comprises a gate oxide.
- 10. The method of claim 9, wherein said gate material is planarized down to portions of said gate oxide layer formed upon said pair of mesa regions.
- 11. The method of claim 10, further comprising:
forming a dielectric stack over said active semiconductor region; and planarizing said dielectric stack prior to etching contact openings therein.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional application of U.S. Ser. No. 09/864,033, filed May 23, 2001, the disclosures of which are incorporated by reference herein in their entirety.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09864033 |
May 2001 |
US |
Child |
10249917 |
May 2003 |
US |