Claims
- 1. A method of fabricating a second opening, comprising:
providing a layer of a first material; forming a layer of a second material over said layer of said first material; forming a layer of a third material over said layer of said second material; forming a first opening in said layer of said third material to expose said second material; forming a sidewall spacer of a fourth material on a sidewall surface of said first opening; removing a portion of said layer of said second material to form a recess in said layer of said second material; and removing said third material, said fourth material and an additional portion of said second material to form said second opening in said layer of said second material to expose said first material.
- 2. The method of claim 1, wherein said second opening is a hole.
- 3. The method of claim 1, wherein said second opening is a trench.
- 4. The method of claim 1, wherein said first opening in said third material does not extend into substantially any of said layer of said second material.
- 5. The method of claim 1, wherein said first opening in said third material extends partially into said layer of said second material.
- 6. The method of claim 1, wherein third material and said fourth material are the same material.
- 7. The method of claim 1, wherein said first material is a conductive material.
- 8. The method of claim 1, wherein said second material is a dielectric.
- 9. The method of claim 8, wherein said dielectric comprises an oxide or a nitride.
- 10. The method of claim 1, wherein said third material and said fourth material are polysilicon.
- 11. The method of claim 1, wherein said third material and said fourth material are a dielectric.
- 12. The method of claim 11, wherein said dielectric is an oxide or a nitride.
- 13. The method of claim 1, wherein the rates of removal of said third and fourth materials are each greater than the rate of removal of said additional second material.
- 14. The method of claim 1, wherein the ratio of the depth of said recess of said second layer to the thickness of said second layer is less than 0.5.
- 15. A method of fabricating a memory element, comprising:
providing a layer of a first material; forming said layer of said second material over said layer of said first material; forming a layer of a third material over said layer of said second material; forming an opening in said layer of said third material to expose said second material; forming a sidewall spacer of a fourth material on a sidewall surface of said opening; removing a portion of said second material to form a recess in said layer of said second material; removing said third material, said fourth material and an additional portion of said layer of said second material to form an opening in said layer of said second material to expose said first material; and forming a programmable resistance material in said opening of said second material.
- 16. The method of claim 15, wherein said opening in said layer of said second material is a hole.
- 17. The method of claim 22, wherein said opening in said layer of said second material is a trench.
- 18. The method of claim 22, wherein said opening in said third material does not extend into substantially any of said layer of said second material.
- 19. The method of claim 22, wherein said opening in said third material extends partially into said layer of said second material.
- 20. The method of claim 22, wherein third material and said fourth material are the same material.
- 21. The method of claim 22, wherein said first material is a conductive material.
- 22. The method of claim 22, wherein said second material is a dielectric material.
- 23. The method of claim 22, wherein said dielectric is an oxide or a nitride.
- 24. The method of claim 22, wherein said third material and said fourth material are polysilicon.
- 25. The method of claim 22, wherein said third material and said fourth material are a dielectric.
- 26. The method of claim 25, wherein said dielectric is an oxide or a nitride.
- 27. The method of claim 22, wherein the rates of removal of said third and fourth materials are each greater than the rate of removal of said additional second material.
- 28. The method of claim 22, wherein the ratio of the depth of said recess of said second layer to the thickness of said second layer is less than 0.5.
- 29. The method of claim 22, further comprising forming a conductive material over said programmable resistance material after forming said programmable resistance material.
- 30. The method of claim 22, wherein said programmable resistance material is in direct contact with said first material.
- 31. The method of claim 22, wherein said programmable resistance material is a phase-change material.
RELATED APPLICATION INFORMATION
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/955,408 filed on Sep. 19, 2001. The disclosure of U.S. patent application Ser. No. 09/955,408 is hereby incorporated by reference herein.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09955408 |
Sep 2001 |
US |
Child |
10396587 |
Mar 2003 |
US |