The present application is based upon and claims the benefit of priority to Japanese Patent Application No. 2020-134775, filed Aug. 7, 2020, the entire contents of which are incorporated herein by reference.
The present invention relates to forming an electroless plating coating film on a solder resist layer.
Japanese Patent No. 5579160 describes that a palladium catalyst is formed in order to deposit electroless plating on a resin insulating layer. An adsorption amount of the palladium catalyst in Japanese Patent No. 5579160 is 5-1000 mg/m2, and a film thickness of the electroless plating is 0.2-2.0 μm. The entire contents of this publication are incorporated herein by reference.
According to one aspect of the present invention, a method for manufacturing a printed wiring board includes forming the outermost conductor layer on the outermost resin insulating layer, forming a solder resist layer on the outermost resin insulating layer such that the solder resist layer covers the outermost conductor layer formed on the outermost resin insulating layer, irradiating plasma upon an exposed surface of the solder resist layer formed on the outermost conductor layer, forming a catalyst on the exposed surface of the solder resist layer formed on the outermost conductor layer, and forming an electroless plating layer on the exposed surface of the solder resist layer via the catalyst formed on the exposed surface of the solder resist layer such that the electroless plating layer has a film thickness in a range of 0.22 μm to 0.38 μm.
A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
Embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
A printed wiring board 10 according to an embodiment of the present invention is illustrated in
The printed wiring board 10 of the embodiment may be a printed wiring board having a core substrate, or may be a coreless substrate. A printed wiring board having a core substrate and a method for manufacturing the printed wiring board are described, for example, in JP2007227512A. A coreless substrate and a manufacturing method thereof are described, for example, in JP2005236244A.
As illustrated in
A resin insulating layer (outermost resin insulating layer) (50S) is formed on the second surface (S) of the core substrate 30. A conductor layer (outermost conductor layer) (58S) is formed on the resin insulating layer (50S). The conductor layer (58S) and the second conductor layer (34S) or the through-hole conductors are connected to each other by via conductors (60S) that penetrate the resin insulating layer (50S). A lower side build-up layer (55S) is formed by the resin insulating layer (50S), the conductor layer (58S) and the via conductors (60S). In the embodiment, the lower side build-up layer is a single layer.
An upper side solder resist layer (70F) is formed on the upper build-up layer (55F), and a lower side solder resist layer (70S) is formed on the lower build-up layer (55S). The solder resist layer (70F) has openings (71F) for exposing pads (75F). The metal posts 90 protruding from the openings (71F) are formed on the pads (75F). The solder resist layer (70S) has openings (71S) exposing BGA pads (71SP). A surface treatment film may be formed on the metal posts 90 and the BGA pads (71SP). Examples of the surface treatment film include Ni/Au, Ni/Pd/Au, Pd/Au, Ni/Sn and OSP.
A method for manufacturing the printed wiring board 10 according to the embodiment illustrated in
The core substrate 30 illustrated in
The resin insulating layer (50F) is formed on the first surface (F) of the core substrate 30, and the resin insulating layer (50S) is formed on the second surface (S) of the core substrate 30. The openings (51F) are formed in the resin insulating layer (50F), and the openings (51S) are formed in the resin insulating layer (50S) (
Using the electroless plating layer 52 as a seed layer, an electrolytic plating film 56 is formed by electrolytic plating on the electroless plating layer 52 exposed from the plating resist pattern 54. In this case, the via conductors (60F) are formed in the openings (51F), and the via conductors (60S) are formed in the openings (51S) (
As a result, wettability of the surfaces is increased, and adhesion to an underfill material or the like is increased. A surface treatment film may be formed on the BGA pads (71SP). Examples of the surface treatment film include Ni/Au, Ni/Pd/Au, Pd/Au, Ni/Sn and OSP.
A palladium catalyst is formed on the surfaces of the upper side solder resist layer (70F) and the lower side solder resist layer (70S) by a palladium catalyst chemical treatment. An adsorption amount of the palladium catalyst is 3.0 mg/m2 or more and 6.0 mg/m2 or less (
The electroless plating layers (82F, 82S) each having a film thickness of 0.22 μm or more and 0.38 μm or less are respectively formed by an electroless plating treatment on the surface of the upper side solder resist layer (70F), side walls of the openings (71F), and the pads (75F), and on the surface of the lower side solder resist layer (70S), side walls of the openings (71S), and the BGA pads (71SP) (
Since the film thickness of each of the electroless plating layers is 0.22 μm or more, the electroless plating layers can each be formed with a uniform film thickness without occurrence of a plating non-deposition portion. Since the film thickness of each of the electroless plating layers is as thin as 0.38 μm or less, it is thought that internal stresses in the plating coating films are reduced. Therefore, it is thought that, even when the electroless plating layers are heated by an annealing treatment, peeling or swelling of the plating coating films is unlikely to occur, and adhesion of the electroless plating layers to the surfaces of the solder resist layers is improved.
A plating resist (86F) having openings (86A) for metal post formation is formed on the electroless plating layer (82F). A plating resist (86S) protecting the BGA pads (71SP) is formed on the electroless plating layer (82S) (
In the process of applying the palladium catalyst to the surfaces of the solder resist layers illustrated in
In the process of applying the palladium catalyst to the surfaces of the solder resist layers illustrated in
When a plating coating film is formed on a solder resist layer having a low surface roughness, an anchor effect due to a concave-convex shape of the surface is difficult to be obtained, and thus, adhesion of the plating coating film to the solder resist layer is weakened. In this case, when the film thickness of the plating coating film on the solder resist layer is too large, it is thought that a stress generated during a heat treatment increases and thereby, peeling or swelling of the plating coating film is likely to occur. It is thought that, in Japanese Patent No. 5579160, it is difficult to form an electroless plating film with an appropriate film thickness and excellent adhesion on a solder resist layer.
A method for manufacturing a printed wiring board according to an embodiment of the present invention includes: forming an outermost resin insulating layer; forming an outermost conductor layer on the outermost resin insulating layer; forming a solder resist layer on the outermost resin insulating layer and the outermost conductor layer; irradiating an exposed surface of the solder resist layer with plasma; forming a catalyst on the exposed surface; and forming an electroless plating layer on the exposed surface via the catalyst. The electroless plating layer has a film thickness of 0.22 μm or more and 0.38 μm or less.
In a printed wiring board according to an embodiment of the present invention, since the film thickness of the electroless plating layer is 0.22 μm or more, the electroless plating layer can be formed with a uniform film thickness without occurrence of a plating non-deposition portion. Since the film thickness of the electroless plating layer is 0.38 μm or less, it is thought that an internal stress in the plating coating film is reduced. Therefore, it is thought that peeling or swelling of the plating coating film is unlikely to occur and adhesion of the electroless plating layer to the surface of the solder resist layer is improved.
Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.
Number | Date | Country | Kind |
---|---|---|---|
2020-134775 | Aug 2020 | JP | national |