The present invention relates to the field of integrated circuit fabrication technology and, in particular, to a method for fabricating a semiconductor device.
Encouraged by the trend of semiconductor devices toward higher integration, wafer-level stacking has been developed based on 3D-IC technology to enable cheaper, faster, denser integration of chips. After stacked wafers are bonded together, it is necessary to form deep holes therein and fill a metal in the deep holes to achieve interconnection of the wafers. Such deep holes extend through substrates (e.g., silicon) and dielectric layers, and serve as connection for the wafers.
The deep holes consist of vertically connected through silicon vias (TSVs) extending through the silicon substrates and through dielectric vias (TDVs) extending through the dielectric layers. TSV is a new technique for creating vertical connections between chips and wafers to achieve interconnection of different chips. It allows for the creation of denser three-dimensional stacks.
A deep hole with a larger aspect ratio (e.g., >10:1) presents greater challenges in penetrating through silicon and dielectric layers. With the number of waters required to be bonded together becoming greater and greater, deep holes are required to be formed by penetrating through both thick silicon and thick dielectric layers, for example, in order to enable the bonding of 5 or more wafers together.
Currently, there is no available method suitable for mass production, which is capable of forming deep holes by consecutively etching through thick silicon and dielectric layers. Traditionally, deep holes were formed by alternately forming TSVs and TDVs in wafers to be stacked sequentially and then bonding the waters together so that the TSVs and TDVs are vertically connected. This approach is, however, time-consuming and costly because it involves the use of many reticles.
It is an object of the present invention to provide a method for fabricating a semiconductor device, which is capable of forming an opening as a deep hole by consecutively etching through a first substrate and a dielectric layer, which are both thick.
The present invention provides a method for fabricating a semiconductor device, including the steps of:
Additionally, the first substrate may have a thickness greater than 50 μm.
Additionally, a time interval between the first etching process and the second etching process is from 2 h to 12 h.
Additionally, the mask layer may have a thickness of 10 μm to 20 μm.
Additionally, the isolation layer may have a thickness of 2000 Å to 3500 Å.
Additionally, the isolation layer may include a silicon oxide layer and/or a silicon nitride layer.
Additionally, the isolation layer may include a first silicon oxide layer, a silicon nitride layer and a second silicon oxide layer that are sequentially deposited over the sidewall of the opening.
Additionally, the first etching process may be accomplished by a plasma dry etching process using a reactant gas comprising SF6 and C4F8, which is performed for a time duration of 800 s to 1000 s at a chamber pressure of 10 mTorr to 14 mTorr, a power level of 1000 W to 3000 W from an RF power supply and a bias voltage of 100 V to 900 V.
Additionally, the second etching process may be accomplished by a plasma dry etching process performed with process parameters including a chamber pressure of 10 mTorr to 14 mTorr, a CF4 flow rate of 40 sccm to 60 sccm, a CHF3 flow rate of 60 sccm to 80 sccm, a power level of 800 W to 1000 W from an RF power supply, a bias voltage of 170 V to 190 V and a time duration of 800 s to 1000 s.
Additionally, the step of exposing the metal layer by etching away the first dielectric layer under the opening may be accomplished by a plasma dry etching process performed with process parameters including a chamber pressure of 10 mTorr to 14 mTorr, a CF4 flow rate of 40 sccm to 60 sccm, a CHF3 flow rate of 60 sccm to 80 sccm, a power level of 500 W to 1000 W from an RF power supply, a bias voltage of 170 V to 190 V and a time duration of 400 s to 700 s.
Additionally, each of the first dielectric layer and the second dielectric layer may be oxide layer.
Additionally, the pre-processed device may further include a second substrate on which the dielectric layer is formed, wherein a wafer comprising the second substrate is a carrier wafer or a device wafer, with a wafer comprising the first substrate being a device wafer.
Compared with the prior art, the present invention offers the following benefits:
The present invention provides a method for fabricating a semiconductor device, including the steps of: providing a pre-processed device including a dielectric layer, a metal layer embedded in the dielectric layer and a first substrate covering the dielectric layer, wherein the dielectric layer includes a first dielectric layer, an etch stop layer and a second dielectric layer that are sequentially deposited, wherein the metal layer is embedded in the first dielectric layer, and the etch stop layer is located over the metal layer; forming a mask layer on the first substrate; exposing the second dielectric layer by etching the first substrate through a first etching process with the mask layer serving as a mask; forming an opening by etching the exposed second dielectric layer through a second etching process with the mask layer serving as a mask, wherein the second etching process stops at the etch stop layer; forming an isolation layer covering at least a sidewall of the opening; and exposing the metal layer by etching away the first dielectric layer under the opening. In this way, a deep hole can be formed by consecutively etching through the first substrate and the dielectric layer, which are both thick. This dispenses with the need to form a deep hole by forming TSVs and TDVs in different wafers and then bonding the wafers together. Therefore, a process with lower design complexity, increased universality and stability and reduced cost is achieved.
11: Second Substrate; 12: Insulating Layer; 13: Metal Layer; 14: Dielectric Layer; 14a: First Dielectric Layer; 14b: Etch Stop Layer; 14c: Second Dielectric Layer; 15: First Substrate; 16: Mask Layer; 17: Isolation Layer.
Embodiments of the present invention provide a method for fabricating a semiconductor device. The present invention will be described in greater detail below with reference to particular embodiments and the accompanying drawings. Advantages and features of the present invention will become more apparent from the following description. Note that the figures are provided in a very simplified form not necessarily drawn to exact scale and for the only purpose of facilitating easy and clear description of the embodiments.
As shown in
Steps in a method for fabricating a semiconductor device according to an embodiment of the present invention will be described in detail below with reference to
As shown in
A mask layer 16 is formed over the first substrate 15. The mask layer 16 is provided therein with an opening above the metal layer 13. That is, the opening in the mask layer 16 is aligned with at least a portion of the metal layer 13. In particular, a passivation layer (not shown) may be further formed over the first substrate 15. In this case, the mask layer 16 is formed over the passivation layer. The mask layer 16 is formed of a material, which is, for example, photoresist, and has a thickness, for example, in the range of from 10 μm to 20 μm.
As shown in
As shown in
After that, the mask layer 16 is removed, and polymers produced in the etching processes are cleaned. The mask layer 16 is totally removed, together with electrostatic charge therein. In particular, the complete removal of the mask layer 16 (e.g., photoresist) may be accomplished by ashing with O2, in which highly reactive oxygen atoms in oxygen plasma react with carbon, hydrogen and oxygen-based polymer compounds in the photoresist to generate CO, CO2, H2O, N2 and other volatile substances. In this way, the photoresist is totally removed. O2 and SF6 may be mixed and introduced at a specified flow rate ratio. SF6 may account for 8% to 20% of the total flow rate, which can effectively increase both the concentration of oxygen atoms in the plasma and the amount of activated photoresist, so as to increase the ashing efficiency of the photoresist and hence to ensure complete removal of the mask layer 16 and electrostatic charge therein. The process may be carried out for 100 s to 220 s at a chamber pressure of 40 mTorr to 60 mTorr, top electrode power of 1000 W to 1200 W, bottom electrode power of 30 W to 50 W, an O2 flow rate of 180 sccm to 200 sccm and an SF6 flow rate of 15 sccm to 35 sccm.
By-products produced during etching, such as polymers, on the sidewall and bottom of the opening and a top surface of the first substrate 15 are cleaned. In one particular embodiment, the cleaning is accomplished within 10 s to 20 s at a plasma chamber pressure of 25 mTorr to 35 mTorr, an etchant gas (e.g., containing argon (Ar)) flow rate of 170 sccm to 190 sccm and a power level of 390 W to 410 W from an RF power supply.
As shown in
On the one hand, during the subsequent dry etching process for exposing the metal layer 13, the isolation layer 17 can prevent diffusion, into the first substrate 15, of splashed particles generated from over-etching of the metal layer 13. On the other hand, the isolation layer can act as a barrier layer to prevent diffusion of the metal interconnect layer subsequently filled in the deep hole into the first substrate 15. Additionally, the isolation layer may include a silicon nitride layer, which is dense in texture and thus favorable to the prevention of diffusion. In other embodiments, the isolation layer 17 may be implemented as an ONO (silicon oxide/silicon nitride/silicon oxide) layer stack formed on the sidewall of the opening, in which the outer silicon oxide layer functions to protect the silicon nitride layer against etching, and the inner silicon oxide layer has good compactness and good surface coverage and functions to enhance adhesion between the silicon nitride layer and the first substrate 15 and to relieve stress in the silicon nitride layer, preventing breakage of any chip on any wafer due to excessive stress in the silicon nitride layer.
As shown in
A CF-based gas may be used to etch the dielectric layer until the metal layer 13 is exposed, resulting in the formation of a deep hole. In one particular embodiment, a plasma dry etching process may be employed using an etchant gas containing fluorocarbons such as CF4 at a flow rate of 40 sccm to 60 sccm and CHF3 at a flow rate of 60 sccm to 80 sccm. The process may be performed for 400 s to 700 s at a plasma chamber pressure of 10 mTorr to 14 mTorr, a power level of 500 W to 1000 W from an RF power supply and a bias voltage of 170 V to 190 V. A metal, typically copper, is deposited in the deep hole to form a metal interconnect.
In summary, the present invention provides a method for fabricating a semiconductor device, including the steps of: providing a pre-processed device including a dielectric layer, a metal layer embedded in the dielectric layer and a first substrate covering the dielectric layer; the dielectric layer including a first dielectric layer, an etch stop layer and a second dielectric layer that are sequentially deposited, wherein the metal layer is embedded in the first dielectric layer, and the etch stop layer is located over the metal layer; forming a mask layer over the first substrate; with the mask layer serving as a mask, etching the first substrate until the second dielectric layer is exposed; still with the mask layer as a mask, etching the exposed second dielectric layer until the etch stop layer is reached, resulting in the formation of an opening; forming an isolation layer, which covers at least a sidewall of the opening; and etching away the first dielectric layer under the opening so that the metal layer is exposed. In this way, a deep hole can be formed by consecutively etching through the first substrate and the dielectric layer, which are both thick. This dispenses with the need to form a deep hole by forming TSVs and TDVs in different wafers and then bonding the wafers together. Therefore, a process with lower design complexity, increased universality and stability and reduced cost is achieved.
The embodiments disclosed herein are described in a progressive manner, with the description of each embodiment focusing on its differences from others. Reference can be made between the embodiments for their identical or similar parts. Since the method embodiments correspond to the device embodiments, they are described relatively briefly, and reference can be made to the device embodiments for details of them.
The description presented above is merely that of some preferred embodiments of the present invention and is not intended to limit the scope thereof in any sense. Any and all changes and modifications made by those of ordinary skill in the art based on the above teachings fall within the scope as defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
202010760314.7 | Jul 2020 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2020/116116 | 9/18/2020 | WO |