Claims
- 1. A method for manufacturing a semiconductor device, comprising the steps of:
- providing an insulating film on a substrate;
- providing a wiring groove portion on a surface of said insulating film;
- providing a first metal layer on said insulating film on which said wiring groove portion is formed;
- providing a second metal layer on said first metal layer, said second metal layer having a property capable of forming an intermetallic compound together with said first metal layer;
- providing a third metal layer on said second metal layer, said third metal layer having a property capable of forming a continuous solid solution together with said second metal layer;
- removing said first metal layer, said second metal layer, and said third metal layer formed on said insulating film, except in said wiring groove portion, thereby forming a wiring layer from said third metal layer remaining in said wiring groove portion; and
- forming an intermetallic compound from said first metal layer and said second metal layer by annealing at a temperature capable of forming the intermetallic compound and of preventing a resistivity of said third metal layer from increasing when combined to form the continuous solution with said second metal layer, wherein said intermetallic compound and said wiring layer form a buried-type wiring layer buried into said wiring groove portion and flush with the surface of said insulating film.
- 2. The method according to claim 1, wherein said first metal layer includes one of a single metal and an alloy containing the metal.
- 3. The method according to claims 1 or 2, wherein said first metal layer includes one of titanium and an alloy containing titanium.
- 4. The method according to claim 1, wherein said second metal layer includes one of a single metal and an alloy containing the metal.
- 5. The method according to claims 1 or 4, wherein said second metal layer includes one of palladium and an alloy containing palladium.
- 6. The method according to claim 1, wherein said third metal layer includes one of a single metal and an alloy containing metal.
- 7. The method according to claims 1 or 6, wherein said third metal layer includes one of silver and an alloy containing silver.
- 8. The method according to claim 1, wherein said second metal layer has a thickness which is equal to or smaller than a thickness of said first metal layer.
- 9. The method according to claims 1 or 8, wherein the thickness of said second metal layer is smaller than 100 nm.
- 10. The method according to claims 1, 6 or 8, wherein said third metal layer is a plating film including one of silver and an alloy containing silver.
Priority Claims (2)
Number |
Date |
Country |
Kind |
5-127117 |
May 1993 |
JPX |
|
6-060933 |
Mar 1994 |
JPX |
|
Parent Case Info
This is a divisional application of application Ser. No. 08/249,127 filed May 25, 1995, now U.S. Pat. No. 5,500,559.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
56-088339 |
Jul 1981 |
JPX |
59-119747 |
Jul 1984 |
JPX |
62-085443 |
Apr 1987 |
JPX |
63-293951 |
Nov 1988 |
JPX |
3-008337 |
Jan 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
J. Electrochem. Sco., vol. 138, No. 12, Dec. 1991 P3618-3624. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
249127 |
May 1995 |
|