The present invention relates to a method for manufacturing an aluminum nitride substrate, an aluminum nitride substrate, and a method for suppressing occurrence of cracks in an aluminum nitride layer.
An ultraviolet light emitting element is a next-generation light source expected to be used in a wide range of applications such as a high brightness white light source combined with a sterilizing light source or a phosphor, a high density information recording light source, and a resin curing light source. Aluminum nitride (AlN) is expected as a semiconductor material of the ultraviolet light emitting element.
Conventionally, as a method for manufacturing an AlN substrate, a method of growing AlN crystals on a different-composition underlying substrate having a chemical composition different from that of AlN crystals has been adopted.
Patent Literature 1 describes that a silicon carbide (SiC) substrate is suitably used as the underlying substrate for AlN crystal growth from viewpoints of durability in a high-temperature atmosphere via a sublimation method, small lattice constant mismatch with AlN crystals, and the like.
However, Patent Literature 1 has a problem that cracks are likely to occur in the AlN crystals grown on the SiC substrate due to a difference between the thermal expansion coefficient of the SiC substrate used for growing the AlN crystals and the thermal expansion coefficient of the AlN crystals.
An object of the present invention is to provide a novel technique capable of suppressing the occurrence of cracks in an AlN layer.
The present invention that is intended to solve the problems described above is a method for manufacturing an aluminum nitride substrate, the method including: an embrittlement processing step of reducing strength of a silicon carbide underlying substrate; and a crystal growth step of forming an aluminum nitride layer on the silicon carbide underlying substrate.
As described above, by including the embrittlement processing step of reducing the strength of the SiC underlying substrate, stress generated in the AlN layer can be released to the SiC underlying substrate, and the occurrence of cracks in the AlN layer can be suppressed.
In a preferred mode of the present invention, the embrittlement processing step includes a through hole formation step of forming through holes in the silicon carbide underlying substrate, and a strained layer removal step of removing a strained layer introduced in the through hole formation step.
In a preferred mode of the present invention, the through hole formation step is a step of forming the through holes by irradiating the silicon carbide underlying substrate with a laser.
In a preferred mode of the present invention, the strained layer removal step is a step of etching the silicon carbide underlying substrate by heat treatment.
In a preferred mode of the present invention, the strained layer removal step is a step of etching the silicon carbide underlying substrate under a silicon atmosphere.
In a preferred mode of the present invention, the crystal growth step is a step of growing via a physical vapor transport method.
Furthermore, the present invention also relates to a method for suppressing the occurrence of cracks in the AlN layer. In other words, the present invention that is intended to solve the problems described above is a method for suppressing the occurrence of cracks in the aluminum nitride layer, the method including the embrittlement processing step of reducing the strength of the silicon carbide underlying substrate before forming the aluminum nitride layer on the silicon carbide underlying substrate.
In a preferred mode of the present invention, the embrittlement processing step includes a through hole formation step of forming through holes in the silicon carbide underlying substrate, and a strained layer removal step of removing a strained layer introduced in the through hole formation step.
In a preferred mode of the present invention, the strained layer removal step is a step of removing a strained layer of the silicon carbide underlying substrate by heat treatment.
In a preferred mode of the present invention, the silicon carbide underlying substrate is silicon carbide, and the strained layer removal step is a step of etching the silicon carbide underlying substrate under a silicon atmosphere.
According to the technique disclosed, it is possible to provide a novel technique capable of suppressing the occurrence of cracks in the AlN layer.
Other problems, features and advantages will become apparent by reading the following description of embodiments as well as understanding the drawings and claims.
Hereinafter, the preferred embodiments of a method for manufacturing an AlN substrate according to the present invention will be described in detail with reference to the accompanying drawings. The technical scope of the present invention is not limited to the embodiments illustrated in the accompanying drawings, and can be appropriately changed within the scope described in the claims. Furthermore, the accompanying drawings are conceptual diagrams, and the relative dimensions and the like of each member do not limit the present invention. Moreover, in the present description, for the purpose of describing the invention, upper side or lower side may be referred to as the upper or the lower side based on the upper and lower sides of the drawings, but the upper and lower sides are not limited in relation to usage modes or the like of the AlN substrate of the present invention. In addition, in the following description of the embodiments and the accompanying drawings, the same reference numerals are given to the same configurations, and redundant description is omitted.
The method for manufacturing the AlN substrate according to the embodiment may include an embrittlement processing step S10 of reducing the strength of a SiC underlying substrate 10, a crystal growth step S20 of forming an AlN layer 20 on the SiC underlying substrate 10, and a temperature lowering step S30 of lowering the temperatures of the SiC underlying substrate 10 and the AlN layer 20 after the crystal growth step S20.
Furthermore, this embodiment can be understood as a method for suppressing the occurrence of cracks in the AlN layer 20 by including the embrittlement processing step S10 of reducing the strength of the SiC underlying substrate 10 before the AlN layer 20 is formed on the SiC underlying substrate 10.
Hereinafter, each step of the embodiment will be described in detail.
The embrittlement processing step S10 is a step of reducing the strength of the SiC underlying substrate 10. In other words, the embrittlement processing step S10 is a step of processing the SiC underlying substrate 10 in such a way to be easily deformed or broken by an external force. Furthermore, in other words, the embrittlement processing step S10 is a step of increasing the brittleness of the SiC underlying substrate 10. In addition, the “strength” in the present description refers to a durability against a physical external force such as compression or tension, and includes a concept of mechanical strength.
The embrittlement processing step S10 according to the embodiment reduces the strength of the SiC underlying substrate 10 by forming through holes 11 in the SiC underlying substrate 10. In other words, by reducing the volume of the SiC underlying substrate 10, processing is performed in such a way that the underlying substrate can be easily deformed or broken by the external force.
More specifically, the embrittlement processing step S10 includes a through hole formation step S11 of forming the through holes 11 in the SiC underlying substrate 10, and a strained layer removal step S12 of removing a strained layer 12 introduced in the through hole formation step S11.
As the SiC underlying substrate 10, a wafer or a substrate processed from a bulk crystal may be used, or a substrate having a buffer layer made of the semiconductor material described above may be separately used.
The through hole formation step S11 is a step of reducing the strength of the SiC underlying substrate 10 by forming the through holes 11 in the SiC underlying substrate 10. The through hole formation step S11 can be naturally adopted as long as it is a method capable of forming the through holes 11 in the SiC underlying substrate 10.
As a method of forming the through holes 11, a plasma etching such as a laser processing, a focused ion beam system (FIB), and a reactive ion etching (RIE) can be adopted as an example. In addition, in
A shape that reduces the strength of the SiC underlying substrate 10 may be adopted for the through holes 11, and one or a plurality of through holes may be formed. In addition, a through hole group (pattern) in which a plurality of through holes 11 are arranged may be adopted.
Hereinafter, an example of a pattern when a hexagonal semiconductor material is grown will be described in detail.
The angle θ is preferably more than 60°, preferably 66° or more, preferably 80° or more, preferably 83° or more, preferably 120° or more, preferably 150° or more, and preferably 155° or more. In addition, the angle θ is preferably 180° or less, preferably 155° or less, preferably 150° or less, preferably 120° or less, preferably 83° or less, preferably 80° or less, and preferably 66° or less.
The pattern 100 according to the embodiment may be configured to have a regular 12 polygonal displacement shape that is six-fold symmetric instead of the regular hexagonal displacement shape that is three-fold symmetric. The regular 12 polygonal displacement shape is a 24 polygon. Moreover, the regular 12 polygonal displacement shape is constituted by 24 straight line segments having the same length. The pattern 100 having the regular hexagonal displacement shape includes a reference
The pattern 100 according to the embodiment may be configured to include a regular 2n-gonal displacement shape (the regular hexagonal displacement shape and the regular 12 polygonal displacement shape are included). Furthermore, the pattern 100 may be configured to further include at least one line segment (corresponding to a third line segment) connecting an intersection of two adjacent line segments 103 in the regular 2n-gonal displacement shape and the center of gravity of the reference
In addition, the through hole formation step S11 is preferably a step of removing 50% or more of an effective area of the SiC underlying substrate 10. Furthermore, the step of removing 60% or more of the effective area is more preferable, the step of removing 70% or more of the effective area is further preferable, and the step of removing 80% or more of the effective area is still more preferable.
Moreover, the effective area in the present description refers to the surface of the SiC underlying substrate 10 to which a source adheres in the crystal growth step S20. In other words, it refers to a remaining region other than a region removed by the through holes 11 on a growth surface of the SiC underlying substrate 10.
The strained layer removal step S12 is a step of removing the strained layer 12 formed on the SiC underlying substrate 10 in the through hole formation step S11. This strained layer removal step S12 can be naturally adopted as long as it is a means capable of removing the strained layer 12 introduced into the SiC underlying substrate 10.
As a method of removing the strained layer 12, for example, a hydrogen etching method using hydrogen gas as an etching gas, a Si-vapor etching (SiVE) method of heating under a Si atmosphere, or an etching method described in Example 1 to be described later can be adopted.
The crystal growth step S20 is a step of forming the AlN layer 20 on the SiC underlying substrate 10 after the embrittlement processing step S10.
In the crystal growth step S20, as a growth method of the AlN layer 20, a known vapor phase growth method (corresponding to a vapor phase epitaxial method) such as a physical vapor transport (PVT) method, a sublimation recrystallization method, an improved Rayleigh method, a chemical vapor transport (CVT) method, a molecular-organic vapor phase epitaxy (MOVPE) method, or a hydride vapor phase epitaxy (HVPE) method can be adopted. Furthermore, in the crystal growth step S20, a physical vapor deposition (PVD) can be adopted instead of PVT. Moreover, in the crystal growth step S20, a chemical vapor deposition (CVD) can be adopted instead of CVT.
The crystal growth step S20 according to the embodiment is a step in which the SiC underlying substrate 10 and a semiconductor material 40 serving as the source of the AlN layer 20 are disposed and heated in such a way as facing (confronting) each other in a crucible 30 having a quasi-closed space. Furthermore, the “quasi-closed space” in the present description refers to a space in which inside of the container can be evacuated but at least a part of the steam generated in the container can be confined.
Moreover, the crystal growth step S20 is a step of heating such that a temperature gradient is formed along a vertical direction of the SiC underlying substrate 10. By heating the crucible 30 (the SiC underlying substrate 10 and the semiconductor material 40) in this temperature gradient, the source is transported from the semiconductor material 40 onto the SiC underlying substrate 10 via a source transport space 31.
As a driving force for transporting the source, the temperature gradient described above can be adopted.
Specifically, in the quasi-closed space, a vapor composed of an element sublimated from the semiconductor material 40 is transported by diffusing in the source transport space 31, and is supersaturated and condensed on the SiC underlying substrate 10 set to have a temperature lower than that of the semiconductor material 40. As a result, the AlN layer 20 is formed on the SiC underlying substrate 10.
Furthermore, in this crystal growth step S20, an inert gas or a doping gas may be introduced into the source transport space 31 to control the doping concentration and growth environment of the AlN layer 20. In addition, in the crystal growth step S20, it is desirable to grow a layer inside the source transport space 31 under a nitrogen atmosphere by introducing nitrogen gas.
In the present embodiment, the aspect in which the AlN layer 20 is formed by the PVT method has been shown, but any method capable of forming the AlN layer 20 can be naturally adopted.
The temperature lowering step S30 is a step of lowering the temperature of the SiC underlying substrate 10 and the AlN layer 20 heated in the crystal growth step S20.
In the temperature lowering step S30, the SiC underlying substrate 10 and the AlN layer 20 shrink according to their respective thermal expansion coefficients as the temperature becomes lower. At this time, a difference in shrinkage rate occurs between the SiC underlying substrate 10 and the AlN layer 20.
According to the present embodiment, since the strength of the SiC underlying substrate 10 is reduced in the embrittlement processing step S10, even when there is a difference in shrinkage rate between the SiC underlying substrate 10 and the AlN layer 20, the SiC underlying substrate 10 is deformed or cracks 13 are formed (see
According to the present invention, by including the embrittlement processing step S10 for reducing the strength of the SiC underlying substrate 10, the stress generated between the SiC underlying substrate 10 and the AlN layer 20 can be released to the SiC underlying substrate 10, and the occurrence of cracks in the AlN layer 20 can be suppressed.
The present invention will be described more specifically with reference to Example 1 and Comparative Example 1.
AlN has a lattice mismatch with SiC of about 1% and a difference in thermal expansion coefficient from SiC of about 23%. In Example 1, the stress due to such lattice mismatch and the difference in thermal expansion coefficient is released to the SiC underlying substrate 10, thereby suppressing the occurrence of cracks in the AlN layer 20.
The SiC underlying substrate 10 was irradiated with a laser under the following conditions to form the through holes 11.
Semiconductor material: 4H—SiC
Substrate size: width 11 mm×length 11 mm×thickness 524 μm
Growth surface: Si-face
Off angle: on-axis
Type: green laser
Wavelength: 532 nm
Spot diameter: 40 μm
Average output: 4 W (at 30 kHz)
In addition, in the pattern of
The SiC underlying substrate 10 having the through holes 11 formed in the through hole formation step S11 was housed in a SiC container 50, the SiC container 50 was housed in a TaC container 60, and they were heated under the following conditions.
Heating temperature: 1800° C.
Heating time: 2 hours
Etching amount: 8 μm
Material: polycrystalline SiC
Container size: diameter 60 mm×height 4 mm
Distance between the SiC underlying substrate 10 and bottom surface of the SiC container 50: 2 mm
As illustrated in
The SiC container 50 has an etching space 54 formed by making a part of the SiC container 50 arranged on the low temperature side of the temperature gradient face the SiC underlying substrate 10 in a state where the SiC underlying substrate 10 is arranged on the high temperature side of the temperature gradient. The etching space 54 is a space for transporting and etching Si atoms and C atoms from the SiC underlying substrate 10 to the SiC container 50 using a temperature difference provided between the SiC underlying substrate 10 and the bottom surface of the SiC container 50 as the driving force.
Furthermore, the SiC container 50 includes a substrate holder 55 that holds the SiC underlying substrate 10 in a hollow state to form the etching space 54. In addition, the substrate holder 55 may not be provided depending on a direction of the temperature gradient of a heating furnace. For example, when the heating furnace forms a temperature gradient such that the temperature becomes lower from the lower container 52 toward the upper container 51, the SiC underlying substrate 10 may be disposed on the bottom surface of the lower container 52 without providing the substrate holder 55.
Material: TaC
Container size: diameter 160 mm×height 60 mm
Si vapor supply source 64 (Si compound): TaSi2
Similarly to the SiC container 50, the TaC container 60 is a fitting container including an upper container 61 and a lower container 62 that can be fitted to each other, and is configured to be able to house the SiC container 50. A gap 63 is formed in a fitting portion between the upper container 61 and the lower container 62, and the TaC container 60 can be exhausted (evacuated) from the gap 63.
The TaC container 60 includes the Si vapor supply source 64 capable of supplying vapor pressure of a vapor phase type containing Si element into the TaC container 60. The Si vapor supply source 64 may be configured to generate vapor pressure of the vapor phase type containing Si element in the TaC container 60 during heat treatment.
The SiC underlying substrate 10 from which the strained layer 12 has been removed in the strained layer removal step S12 was housed in the crucible 30 while facing the semiconductor material 40, and was heated under the following conditions.
Heating temperature: 2040° C.
Heating time: 70 hours
Growth thickness: 500 μm
N2 gas pressure: 10 kPa
Material: tantalum carbide (TaC) and/or tungsten (W)
Container size: 10 mm×10 mm×1.5 mm Distance between the SiC underlying substrate 10 and the semiconductor material 40: 1 mm
The crucible 30 has a source transport space 31 between the SiC underlying substrate 10 and the semiconductor material 40. The source is transported from the semiconductor material 40 onto the SiC underlying substrate 10 through the source transport space 31.
Further, the crucible 30 includes a substrate holder 35 that forms the source transport space 31. The substrate holder 35 is provided between the SiC underlying substrate 10 and the semiconductor material 40, and forms the source transport space 31 by arranging the semiconductor material 40 on the high temperature side and the SiC underlying substrate 10 on the low temperature side.
Material: AlN sintered body
Size: width 20 mm×length 20 mm×thickness 5 mm
The AlN sintered body of the semiconductor material 40 was sintered in the following procedure.
The AlN powder was placed in a frame of a TaC block and compacted with an appropriate force. Thereafter, the compacted AlN powder and the TaC block were housed in a thermal decomposition carbon crucible and heated under the following conditions.
Heating temperature: 1850° C.
N2 gas pressure: 10 kPa
Heating time: 3 hours
Finally, the SiC underlying substrate 10 and the AlN layer 20 after the crystal growth step S20 were cooled under the following conditions.
Substrate temperature before temperature lowering: 2040° C.
Substrate temperature after temperature lowering: room temperature
Temperature lowering rate: 128° C./minute
In the SiC underlying substrate 10 of the AlN substrate manufactured according to Example 1, the plurality of cracks 13 were observed. On the other hand, no cracks were observed in the AlN layer 20. In other words, it was confirmed that there were no cracks in the entire region of 10 mm×10 mm on the AlN crystal growth surface (0001).
The same SiC underlying substrate 10 as in Example 1 was subjected to the crystal growth step S20 and the temperature lowering step S30 under the same conditions as in Example 1. In other words, in Comparative Example 1, the embrittlement processing step S10 was not performed, and the crystal growth step S20 was performed.
In the SiC underlying substrate 10 of the AlN substrate manufactured in Comparative Example 1, no cracks 13 were observed. On the other hand, in the AlN layer 20, the cracks were observed at a crack linear density of 1.0 mm−1. Moreover, the crack linear density in the present description refers to a value obtained by dividing a total length of all cracks observed in a measurement area by the measurement area (total length of cracks (mm)/measurement area (mm−2)=crack linear density (mm−1)).
From the results of Example 1 and Comparative Example 1, it can be understood that by reducing the strength of the SiC underlying substrate 10 by the embrittlement processing step S10, the stress generated in the AlN layer 20 is released to the SiC underlying substrate 10, and the occurrence of cracks in the AlN layer 20 can be suppressed.
10 SiC underlying substrate
11 Through hole
12 Strained layer
20 AlN layer
31 Source transport space
40 Semiconductor material
50 SiC container
60 TaC container
S10 Embrittlement processing step
S11 Through hole formation step
S12 Strained layer removal step
S20 Crystal growth step
S30 Temperature lowering step
Number | Date | Country | Kind |
---|---|---|---|
2020-072548 | Apr 2020 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2021/013744 | 3/30/2021 | WO |