Claims
- 1. A method of forming an integrated circuit comprising the steps of:
- forming a metal emitter contact and a gate contact simultaneously on a layer adjacent an emitter layer in a material structure comprising:
- a collector layer;
- a base layer; and
- said emitter layer;
- removing said emitter layer from areas not covered by said emitter contact and said gate contact;
- forming metal on said base layer to simultaneously form at least one base contact, a drain contact, and a source contact; and
- removing a portion of said base layer to isolate a source/channel/drain region of a field affect transistor from a base mesa of a bipolar transistor.
- 2. The method of claim 1 wherein said baselayer is approximately 50 nm in thickness and is doped at a concentration of approximately 2.times.10.sup.18 cm.sup.-3.
- 3. The method of claim 1 further comprising the step of depositing metal to form a Schottky barrier gate contact to said base layer.
- 4. The method of claim 1 wherein said base layer is GaAs and said emitter layer is AlGaAs.
- 5. The method of claim 1 wherein said bipolar transistor is a heterojunction bipolar transistor.
- 6. The method of claim 1 further comprising the step of doping said collector layer to be p-type, said base layer to be n-type, and said emitter layer to be p-type.
- 7. The method of claim 1 further comprising the steps of:
- forming a subcollector layer adjacent said collector layer;
- removing portions of said base and collector layers to expose a portion of said subcollector layer; and
- forming a backgate contact to said subcollector layer.
- 8. The method of claim 1 further comprising the steps of:
- forming a subcollector layer adjacent said collector layer;
- removing portions of said base and collector layers to expose a portion of said subcollector layer; and
- forming a collector contact to said subcollector layer.
- 9. A method of forming an integrated circuit, said method comprising the steps of:
- forming a metal emitter contact and a metal gate contact over a material structure comprising:
- a subcollector layer;
- a collector layer;
- a base layer; and
- an emitter layer;
- removing said emitter layer from areas not covered by said emitter contact and said metal gate contact;
- forming metal on said base layer to simultaneously form at least one base contact, a drain contact, and a source contact;
- removing portions of said base and collector layers to expose a portion of said subcollector layer;
- forming a collector contact to said subcollector layer; and
- removing a portion of said base layer to isolate a source/channel/drain region of a field effect transistor from a base mesa of a bipolar transistor.
- 10. The method of claim 9 further comprising the step of forming a backgate contact to said subcollector layer.
- 11. The method of claim 10 further comprising the step of connecting said backgate contact to said gate contact.
- 12. The method of claim 9 further comprising the step of doping said collector layer to be p-type, said base layer to be n-type, and said emitter layer to be p-type.
Parent Case Info
This application is a continuation of application Ser. No. 07/923,046, filed Jul. 31, 1992, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0144242 |
Jun 1985 |
EPX |
0069943 |
Mar 1990 |
JPX |
0109360 |
Apr 1990 |
JPX |
0142179 |
May 1990 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
923046 |
Jul 1992 |
|