Claims
- 1. A method of fabricating a semiconductor structure comprising:
providing a first semiconductor substrate; depositing a compositionally graded Si1-xGex buffer on said first semiconductor substrate, where the Ge composition x is increasing from about 0% to a value larger than about 20%, wherein a portion of said compositionally graded Si1-xGex buffer with Ge composition larger than about 20% forms a natural SiGe etch-stop layer; depositing one or more material layers selected from the group consisting of, but not limited to, relaxed Si1-yGey layer, strained Si1-zGex layer, strained-Si, Ge, GaAs, III-V materials, and II-VI materials, where Ge compositions y and z are values between 0 and 1. bonding said deposited layers to a second substrate; removing said first substrate to explore said etch-stop SiGe layer which including the portion of said compositionally graded Si1-xGex buffer where the Ge composition is larger than approximately 20%; and removing said remaining portion of said compositionally graded Si1-xGex buffer in order to release said one or more material layers.
- 2. The method of claim 1, wherein said second substrate has an insulating layer on the surface.
- 3. The method of claim 1 further comprising depositing an insulating layer before bonding.
- 4. The method of claim 1 further comprising polishing the surface of one of said deposited layers.
- 5. The method of claim 1 further comprising polishing the surface of said first substrate before bonding.
- 6. The method of claim 1 further comprising depositing one or more second material layers selected from the group consisting of, but not limited to, relaxed Si1-yGey layer, strained Si1-zGez layer, strained-Si, Ge, GaAs, III-V materials, and II-VI materials, where Ge compositions y and z are values between 0 and 1.
- 7. The method of claim 6 further comprising polishing the surface of said released of said one or more material layers before depositing said one or more second material layers.
- 8. The method of claims 1 further comprising fabricating a semiconductor device selected from the group consisting of, but not limited to, FET device, MOSFET device, MESFET device, solar cell device, and optoelectronic device.
- 9. A method of fabricating a semiconductor structure comprising:
providing a first semiconductor substrate; depositing a first compositionally graded Si1-xGex buffer on said first semiconductor substrate, where the Ge composition x is increasing from about zero to a value less than about 20%; depositing a uniform etch-stop Si1-yGey layer of with selected thickness on said compositionally graded Si1-xGex buffer where the Ge composition y is larger than about 20%; and depositing a second compositionally graded Si1-zGez buffer on said uniform etch-stop Si1-yGey layer, where the Ge composition x is decreasing from about 20% to less than 20%.
- 10. The method of claim 9 further comprising polishing the surface of one of said deposited layers.
- 11. A method of fabricating a semiconductor structure comprising:
providing a first semiconductor substrate; depositing a first compositionally graded Si1-xGex buffer on said first semiconductor substrate, where the Ge composition x is increasing from about zero to a value less than about 20%; depositing a uniform etch-stop Si1-yGey layer of with a selected thickness on said compositionally graded Si1-xGex buffer where the Ge composition y is larger than about 20%; depositing a second compositionally graded Si1-zGez buffer on said uniform etch-stop Si1-yGey layer, where the Ge composition z is decreasing from about 20% to a value less than 20%; depositing one or more material layers selected from the group consisting of, but not limited to, relaxed Si1-yGey layer, strained Si1-zGex layer, where Ge compositions y and z are values between 0 and 1. bonding said deposited layers to a second substrate; removing said first substrate to release said uniform etch-stop Si1-yGey layer; removing said uniform etch-stop Si1-yGey layer; and removing said second compositionally graded Si1-zGez buffer.
- 12. The method of claim 11, wherein said second substrate has an insulating layer on the surface.
- 13. The method of claim 11 further comprising depositing an insulating layer before bonding.
- 14. The method of claim 11 further comprising polishing the surface of one of said deposited layers.
- 15. The method of claim 11 further comprising polishing the surface of said first substrate before bonding.
- 16. The method of claim 11 further comprising depositing one or more second material layers selected from the group consisting of, but not limited to, relaxed Si1-yGey layer, strained Si1-zGez layer, strained-Si, Ge, GaAs, III-V materials, and II-VI materials, where Ge compositions y and z are values between 0 and 1.
- 17. The method of claim 16 further comprising polishing the surface of said released of said one or more material layers before depositing said one or more second material layers.
- 18. The method of claims 11 further comprising fabricating a semiconductor device selected from the group consisting of, but not limited to, FET device, MOSFET device, MESFET device, solar cell device, and optoelectronic device.
- 19. A semiconductor etch-stop layer structure that includes a monocrystalline semiconductor substrate, said semiconductor etch-stop layer structure comprises:
a first compositionally graded Si1-xGex buffer where the Ge composition x is increasing from about zero to a value less than about 20%; a uniform etch-stop Si1-yGey layer of with a selected thickness where the Ge composition y larger than about 20%; and a second compositionally graded Si1-zGez buffer where the Ge composition x is decreasing from about 20% to a value less than 20%.
- 20. A method of fabricating a semiconductor structure comprising:
providing a first semiconductor substrate; depositing a first compositionally graded Si1-xGex buffer on said first semiconductor substrate, where the Ge composition x is increasing from about zero to a value less than about 20%; depositing a first etch-stop Si1-yGey layer of on said first compositionally graded Si1-xGex buffer where the Ge composition y is larger than 20% so that the layer is an effective etch-stop; and depositing a second etch-stop layer of strained Si.
- 21. The method of claim 20 further comprising depositing one or more material layers before depositing said second etch-stop layer, said one or more material layers are selected from a group consisting of, but not limited to, a compositionally graded Si1-zGez buffer where the Ge composition z is increasing from about 20% to a value much higher than 20%, a second compositionally graded Si1-zGez buffer where the Ge composition z is decreasing from about 20% to a smaller value, a relaxed Si1-zGez layer, a strained Si1-xGexlayer, where Ge composition x is a value between 0 and 1, a GaAs layer, a III-V material layer, and a II-VI material layer.
- 22. The method of claim 20 further comprising polishing the surface of one of said deposited layers.
- 23. A semiconductor etch-stop layer structure comprises:
a monocrystalline semiconductor substrate; a compositionally graded Si1-xGex buffer, where the Ge composition x is increasing from about zero to a value less than about 20%; a first etch-stop Si1-yGey layer where the Ge composition y is larger than about 20%; and a second etch-stop layer of strained Si.
- 24. The structure of claim 23 further comprising, between said first and second etch-stop layers, one or more material layers selected from the group consisting of, but not limited to, a compositionally graded Si1-zGez buffer where the Ge composition z is increasing from about 20% to a value much higher than 20%, a second compositionally graded Si1-xGex buffer where the Ge composition x is decreasing from about 20% to a smaller value, a relaxed Si1-yGey layer, a strained Si1-zGez layer, where Ge composition y is a value between 0 and 1, a GaAs layer, a III-V material layer, and a II-VI material layer.
- 25. A method of fabricating a semiconductor structure comprising:
providing a first semiconductor substrate; depositing a first compositionally graded Si1-xGex buffer on said first semiconductor substrate, where the Ge composition x is increasing from about zero to a value less than about 20%; depositing a first etch-stop Si1-yGey layer on said first compositionally graded Si1-xGex buffer where the Ge composition y is larger than about 20% so that the layer is an effective etch-stop; depositing a second etch-stop layer of strained Si; bonding said deposited layers to a second substrate; removing said first substrate to release said first etch-stop Si1-yGey layer; removing said remaining structure to release said second etch-stop layer; and processing said released second etch-stop layer.
- 26. The method of claim 25 further comprising depositing one or more material layers before depositing said second etch-stop layer, and said one or more material layers are material layers selected from the group consisting of, but not limited to, a compositionally graded Si1-zGez buffer where the Ge composition z is increasing from about 20% to a value much higher than 20%, a second compositionally graded Si1-kGek buffer where the Ge composition k is decreasing from about 20% to a smaller value, a relaxed Si1-zGez layer, a strained S1-oGeo layer, where Ge composition o is a value between 0 and 1, a GaAs layer, a III-V material layer, and a II-VI material layer.
- 27. The method of claim 25 further comprising, before bonding, depositing one or more material layers selected from the group consisting of, but not limited to, a relaxed Si1-zGez layer, a strained Si1-zGez layer, where Ge composition z is a value between 0 and 1, a GaAs layer, a III-V material layer, and a II-VI material layer.
- 28. The process of claim 25, wherein said second substrate has an insulating layer on the surface.
- 29. The method of claim 25 further comprising depositing an insulating layer before bonding.
- 30. The method of claim 25 further comprising polishing the surface of one of said deposited layers.
- 31. The method of claim 25 further comprising polishing the surface of said first substrate before bonding.
- 32. The process of claim 25 further comprising depositing one or more second material layers selected from the group consisting of, but not limited to, relaxed Si1-yGey layer, strained Si1-zGex layer, strained-Si, Ge, GaAs, III-V materials, and II-VI materials, where Ge compositions y and z are values between 0 and 1.
- 33. The process of claim 32 further comprising polishing the surface of said one or more layer before depositing said one or more second material layers
- 34. The process of claims 25 further comprising fabricating a semiconductor device selected from the group consisting of, but not limited to, FET device, MOSFET device, MESFET device, solar cell device, and optoelectronic device.
- 35. A semiconductor structure having a layer in which semiconductor devices are to be formed, said semiconductor structure comprises:
a substrate; an insulating layer; a relaxed SiGe layer where the Ge composition is larger than approximately 15%; and a device layer selected from a group consisting of, but not limited to, strained-Si, relaxed Si1-yGey layer, strained Si1-zGez layer, Ge, GaAs, III-V materials, and II-VI materials, where Ge compositions y and z are values between 0 and 1.
- 36. The structure of claim 35, wherein said substrate is a Si substrate.
- 37. The structure of claim 35, wherein said insulating layer is an oxide.
PRIORITY INFORMATION
[0001] This application claims priority from provisional application Ser. No. 60/281,502 filed Apr. 4, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60281502 |
Apr 2001 |
US |