Claims
- 1. A method for testing a memory device including (M.times.N) bit lines, each having memory cells connected thereto, wherein M is a positive integer and N is a positive integer, the (M.times.N) bit lines being divided into N bit line groups with each of the N bit line groups having M bit lines, the memory device also including voltage supply means for supplying a voltage to a first node, N first switches connected in common to the first node, each of the N first switches corresponding to one of the N bit line groups, and N first control lines, the N first switches being controlled so as to be conductive based on the N first control lines, the memory device further including (M.times.N) second switches, M second switches of the (M.times.N) second switches being provided to each of the N bit line groups, each of the (M.times.N) second switches having one end connected to one of the N first switches and another end connected to one of the M bit lines of the corresponding bit line group, and M second control lines, the (M.times.N) second switches being controlled so as to be conductive based on the M second control lines, wherein the method includes:
- a first step of supplying N signals to the N first control lines so that all of the N first switches are conductive, and supplying M signals to the M second control lines so that each second switch that is connected to a defective bit line and any additional second switches controlled by the second control line that is common to the second switch that is connected to the defective bit line are non-conductive and all remaining second switches are conductive; and
- a second step of supplying N signals to the N first control lines so that the first switch that is connected via the second switch to the defective bit line is non-conductive and all remaining first switches are conductive, and supplying M signals to the M second control lines so that the second switch that is connected to the defective bit line and the additional second switches that are controlled by the second control line that is common to the second switch that is connected to the defective bit line are conductive and all remaining second switches are non-conductive;
- such that the voltage of the first node may be supplied to all bit lines excluding the defective bit line at an equal number of times.
- 2. A method for testing a memory device according to claim 1, wherein the memory cells of the memory device are Electrically Programmable And Erasable Read Only Memory (EPROM) cells.
- 3. A method for testing a memory device according to claim 1, wherein all bit lines excluding the defective bit line are supplied with the voltage of the first node, thereby performing a drain stress test.
- 4. A method for testing a memory device according to claim 3, wherein at a time of reading data from the memory cells, a voltage higher than the voltage supplied to the first node is supplied from the voltage supply means to the first node.
- 5. A method for testing a memory device according to claim 1, wherein the N first control lines and the M second control lines are each provided with a column decode signal.
- 6. A method for testing a memory device according to claim 5, wherein the column decode signal comprises:
- N first column decode signals supplied to the N first control lines; and
- M second column decode signals supplied to the M second control lines.
- 7. A method for testing a memory device according to claim 6, wherein the N first column decode signals are generated by a first circuit, the first circuit including
- N test circuits for receiving a mode signal for setting a drain stress test mode, and at least one fuse data corresponding to the defective bit line, and
- M column decoders for each decoding at least two-bit column address signals and for controlling whether a level of a decode output signal is inverted depending on an output of each of the N test circuits; and
- further wherein the M second column decode signals are generated by a second circuit, the second circuit including
- M test circuits for receiving a mode signal for setting the drain stress test mode, and at least one fuse data corresponding to the defective bit line, and
- M column decoders for each controlling whether a level of the decode output signal is inverted depending on an output of each of the M test circuits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-264108 |
Oct 1990 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 07/853,729, filed Jun. 1, 1992.
US Referenced Citations (7)
Foreign Referenced Citations (8)
Number |
Date |
Country |
0131930A3 |
Jan 1985 |
EPX |
0283908A1 |
Sep 1988 |
EPX |
0427260A2 |
May 1991 |
EPX |
61-289600 |
Dec 1986 |
JPX |
63-81700 |
Apr 1988 |
JPX |
1-112598 |
May 1989 |
JPX |
1-133297 |
May 1989 |
JPX |
3-22300 |
Jan 1991 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Proceedings of The 1989 International Test Conference, "Design For Test of MBIT DRAMs", R. Kraus et al., Aug. 29, 1989, pp. 316-321. |
European Search Report of Application No. EP 91 91 7343 mailed Mar. 7, 1994. |
International Search Report of PCT/JP91/01323 mailed Jan. 14, 1992. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
853729 |
Jun 1992 |
|