Number | Name | Date | Kind |
---|---|---|---|
4994410 | Sun et al. | Feb 1991 | |
5094981 | Chung et al. | Mar 1992 | |
5322809 | Mosleshi | Jun 1994 | |
5457069 | Chen et al. | Oct 1995 | |
5770517 | Gardner et al. | Jun 1998 | |
5998873 | Blair et al. | Dec 1999 | |
6081016 | Tanaka et al. | Jun 2000 |
Number | Date | Country |
---|---|---|
0 305 147 A1 | Mar 1989 | EP |
0 400 877 A2 | Dec 1990 | EP |
0 453 029 A1 | Oct 1991 | EP |
0 506 129 A1 | Sep 1992 | EP |
Entry |
---|
Woo et al., “A High Performance 3.97 μm2 CMOS SRAM Technology Using Self-Aligned Local Interconnect and Copper Interconnect Metallization”. |
Sambonsugi et al., “A Perfect Process Compatible 2.49 μm2 Embedded SRAM Cell Technology for 0.13 μm-Generation CMOS Logic LSIs”. |
Inhohara et al., Highly Scalable and Fully Logic Compatible SRAM Cell Technology with Metal Damascene Process and W Local Interconnect. |