Claims
- 1. A method for fabricating a bipolar transistor, comprising the steps of:providing a semiconductor material structure; forming a base layer on said semiconductor material structure having an exposed surface; forming an emitter contact region on said exposed surface of said base layer; implanting portions of said semiconductor material structure with ions to render said portions of said semiconductor material structure semi-insulating, said base layer being thereby disposed on an implanted and non-implanted portion of said semiconductor material and said emitter contact region being disposed on a non-implanted portion of said semiconductor material; forming a first epitaxial layer of semiconductor material over said exposed surface of said base layer in said implanted portion of said semiconductor material structure; forming a second epitaxial layer of semiconductor material over said first epitaxial layer; and then forming a base contact on said second epitaxial layer.
- 2. The method of claim 1, wherein said second layer of epitaxial material is GaAs.
- 3. A method for fabricating a bipolar transistor, comprising the steps of:providing a semiconductor material structure; forming a base layer on said semiconductor material structure having an exposed surface; forming an emitter contact region on said exposed surface of said base layer; implanting portions of said semiconductor material structure with ions to render said portions of said semiconductor material structure semi-insulating, said base layer being thereby disposed on an implanted and non-implanted portion of said semiconductor material and said emitter contact region being disposed on a non-implanted portion of said semiconductor material; forming a first epitaxial layer of semiconductor material over said exposed surface of said base layer in said implanted portion of said semiconductor material structure; forming a base contact over said first epitaxial layer of semiconductor material; forming a second epitaxial layer of semiconductor material over said exposed surface of said base layer prior to forming said first epitaxial layer of semiconductor material, said first epitaxial layer being wide bandgap semiconductor material.
- 4. The method of claim 3, wherein said base layer is GaAs and said first epitaxial layer of semiconductor material is wide bandgap AlGaAs.
- 5. The method of claim 3, wherein said second epitaxial layer of semiconductor material is GaAs.
- 6. The method of claim 3, wherein said step of forming an emitter contact region comprises forming a mesa of semiconductor material on said exposed surface of said base layer, said mesa including an emitter layer; and said step of forming a second epitaxial layer of semiconductor material including forming said second layer of epitaxial material abutting said base layer and said mesa at said emitter layer.
- 7. A method for fabricating a bipolar transistor, comprising the steps of:providing a semiconductor material structure including: a subcollector layer; a collector layer adjacent said subcollector layer; a base layer adjacent said collector layer; an emitter layer adjacent said base layer; an emitter cap layer adjacent said emitter layer; removing portions of said emitter cap layer and said emitter layer to form an emitter mesa on said base layer, said emitter mesa comprising said emitter layer and said emitter cap layer; implanting ions in said semiconductor material structure in regions adjacent said emitter mesa; forming an epitaxial wide bandgap semiconductor layer over said implanted regions; forming base contact metallization over said epitaxial wide bandgap semiconductor layer; forming emitter contact metallization over said emitter cap layer; and forming collector contact metallization over said subcollector layer.
- 8. The method of claim 7, said emitter mesa having an edge, further comprising the step of forming sidewall spacers to cover portions of said edge of said emitter mesa.
- 9. The method of claim 7, wherein said base layer is GaAs and said epitaxial wide bandgap semiconductor layer is AlGaAs.
- 10. A method for fabricating a bipolar transistor, comprising the steps of:providing a semiconductor material structure including: a subcollector layer; a collector layer adjacent said subcollector layer; a base layer adjacent said collector layer; an emitter layer adjacent said base layer; an emitter cap layer adjacent said emitter layer; removing portions of said emitter cap layer and said emitter layer to form an emitter mesa on said base layer, said emitter mesa comprising said emitter layer and said emitter cap layer; implanting ions in said semiconductor material structure in regions adjacent said emitter mesa; forming a first epitaxial wide bandgap semiconductor layer over said implanted regions; forming emitter contact metallization over said emitter cap layer; forming collector contact metallization over said subcollector layer; and forming a second epitaxial semiconductor layer over said first epitaxial wide bandgap semiconductor layer, and then forming base contact metallization over said second epitaxial semiconductor layer.
- 11. The method of claim 10, wherein said second epitaxial semiconductor layer is GaAs.
- 12. A method for fabricating a bipolar transistor, comprising the steps of:providing a semiconductor material structure including: a subcollector layer; a collector layer adjacent said subcollector layer; a base layer adjacent said collector layer; an emitter layer adjacent said base layer; an emitter cap layer adjacent said emitter layer; removing portions of said emitter cap layer and said emitter layer to form an emitter mesa on said base layer, said emitter mesa comprising said emitter layer and said emitter cap layer; implanting ions in said semiconductor material structure in regions adjacent said emitter mesa; forming a first epitaxial wide bandgap semiconductor layer over said implanted regions; forming base contact metallization over said first epitaxial wide bandgap semiconductor layer; forming emitter contact metallization over said emitter cap layer; forming collector contact metallization over said subcollector layer; and forming a second epitaxial semiconductor layer over said implanted regions prior to forming said epitaxial wide bandgap semiconductor layer.
- 13. The method of claim 12, wherein said second epitaxial semiconductor layer is GaAs.
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims priority under 35 USC 119(e)(1) of provisional application No. 60/007,074 filed Oct. 25, 1995 and is a divisional of prior application Ser. No. 08/733,750 filed Oct. 16, 1996, now U.S. Pat. No. 5,939,738.
This application includes subject matter that is related to U.S. patent application Ser. No. 08/733,752, filed of even date herewith now abandoned.
US Referenced Citations (19)
Non-Patent Literature Citations (3)
Entry |
Yang-Hua Chang, “Design Study of Passivation Ledge in AlGaAs/GaAs Heterojunction Bipolar Transistors”, IEEE, 1995.* |
Nobuyuki Hayama and Kazuhiko Honjo, “1/f Noise Reduction in Self-Aligned AlGaAs/GaAs HBT with AlGaAs Surface Passivation Layer”, IEEE Transactions on Electron Device, vol. 39, No. 9, 1992.* |
Nobuyuki Hayama and Kazuhiko Honjo, “Emitter Size Effect on Current gain in fully self-Aligned AlGaAs/GaAs HBT's with AlGaAs Surface Passivation Layer”, IEEE Electron Device Letters, vol. 11, No. 9, 1990). |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/007074 |
Oct 1995 |
US |