Claims
- 1. A process for fabricating a metal-semiconductor field effect transistor, comprising the steps of:
- providing a semiconductor substrate with source and drain electrodes on a major surface of a semiconductor substrate;
- applying photoresist over at least the source electrode while leaving exposed a first portion of said major surface between the source and drain electrodes and a second portion of the major surface on an opposite side of the source electrode from the first portion and which is adapted to receive gate metallization to implement a gate bonding pad;
- forming gate metallization over the photoresist that overlies the source electrode and on the first and second areas of the major surface of the semiconductor surface, whereby the connection of the gate metallization to the first area constitutes the active gate connection of the device while the connection to the gate metallization to the second area implements a gate bonding pad; and
- removing the photoresist between the gate and source electrodes whereby said electrodes are dielectrically separated by each other by a gaseous medium.
- 2. The fabrication process of claim 1, wherein the step of forming the gate metallization over the photoresist comprises evaporating metal to form a first metallization layer and subsequently growing a second metallization layer thereof by an electrolytic process.
- 3. The fabrication process of claim 2, wherein the step of evaporating metal to form the first metallization layer comprises evaporation of Ti-Pd-Au, and the step of forming the second metallization layer comprises electrolytic growing of gold.
- 4. The fabrication process of claim 1, wherein the step of applying the photoresist layer over at least the source electrode includes applying the photoresist over the drain electrode; the step of forming the gate metallization layer over the photoresist layer comprises forming said layer also over the drain electrode; the process further including the step of employing a non-critical photolithographic patterning step to remove at least a portion of the metallization formed over the drain electrode while leaving a tail of said metallization that may vary in length according to the degree of misalignment that is accommodated.
Priority Claims (1)
Number |
Date |
Country |
Kind |
19262 A/85 |
Jan 1988 |
ITX |
|
Parent Case Info
This is a division of application Ser. No. 201,353, filed May 26, 1988, now 4,807,002.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3647585 |
Fritzinger et al. |
Mar 1972 |
|
4054484 |
Lesh et al. |
Oct 1977 |
|
4107720 |
Pucel et al. |
Aug 1978 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
0076437 |
May 1984 |
JPX |
0080869 |
Apr 1986 |
JPX |
0115877 |
May 1987 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
201353 |
May 1988 |
|