This U.S. non-provisional patent application claims priority under 35 U.S.C. §119 of Korean Patent Application No. 10-2008-0117279, filed on Nov. 25, 2008, the entire contents of which are hereby incorporated by reference.
The present invention disclosed herein relates to a method of fabricating a semiconductor device, and more particularly, to a method of fabricating a semiconductor device unconstrained by optical limit and an apparatus of fabricating the semiconductor device.
Semiconductor fine processes have been developed together with the progress of photolithography technology. Especially, in an aspect of the level of technology, the minimum line width of 100 nm to 200 nm in 1990 has been advanced into the minimum line width of less than 100 nm in 2000. That is, nanotechnology comes into the actual competitive time.
The wavelength of light injected during a photolithography process is the most important factor for determining a fine line width. Mercury g-line and i-line lamps have wave lengths of 436 nm and 365 nm, respectively, and are currently extensively used. However, there is limitation in realizing a line width of less than 0.3 nm. A light source used for a line width of 100 nm to 300 nm generally is a Krf excimer laser of 248 nm. In the 2000s, an ArF excimer laser of 193 nm is used in realizing a nano line width of less than 100 nm.
If a line width is far greater than the wavelength of a light source, there is no great difficulty in projecting a mask pattern on a wafer even when a projection system of a relatively low technological level is used. However, if a line width is similar or less than the wavelength of a light source, because of diffraction and interference of light, it is hard to achieve a clear pattern on a wafer and it also requires a complex projection system. Especially, if the pitch is similar to or less than the wavelength of a light source, it requires a projection system of a very high technological level and complex computer modeling technology.
As a result, optical limit originating from the wavelength of a light source will remain if a light source of a shorter wavelength is not developed. Although years of efforts are made on laser development to utilize a shorter wavelength than the 193 nm ArF excimer laser, there is no significant progress. This is due to the progress of an emitter material emitting light and also fundamental characteristics such as high absorption and aberration of material generated in deep UV. A 150 nm pitch is already close to the optical limit of a 193 nm light source. The optical limit due to the wavelength of a light source will remain for a long time even when technology is currently being advanced. That is, it is hard to expect a great deal of advancement in a short time.
The present invention provides a method of fabricating a semiconductor device unconstrained by optical limit and an apparatus of fabricating the semiconductor device.
Embodiments of the present invention provide methods of fabricating a semiconductor device unconstrained by optical limit including: forming an etch target layer on a substrate; forming a hard mask layer on the etch target layer; forming first mask patterns on the hard mask layer; forming first spacers on sidewalls of the first mask patterns; etching the hard mask layer using the first mask patterns and the first spacers as a mask to form hard mask patterns having an opening; aligning second mask patterns on the hard mask patterns to fill the opening; forming second spacers on sidewalls of the second mask patterns; etching the hard mask patterns using the second mask patterns and the second spacers as a mask to form fine mask patterns; and etching the etch target layer using the fine mask patterns as a mask to form fine patterns.
In some embodiments, a width of the fine pattern is less than the minimum line width defined by a photolithography process.
In other embodiments, a pitch of the fine patterns is substantially identical to the half of a pitch of the first mask patterns and a pitch of the second mask patterns.
In still other embodiments, the first mask patterns and the second mask patterns are defined by a photolithography process.
In even other embodiments, the forming of the first spacers includes: forming an insulation spacer on sidewalls of the first mask patterns; and reducing a width of the insulation spacer by performing an etching process on the insulation spacer.
In yet other embodiments, the forming of the second spacers includes: forming an insulation spacer on sidewalls of the second mask patterns; and reducing a width of the insulation spacer by performing an etching process on the insulation spacer.
In further embodiments, the first mask pattern, the second mask pattern, the first spacer, and the second spacer have an etch selectivity with respect to the hard mask layer and the fine mask pattern.
In still further embodiments, a lower width of the first spacer is substantially identical to a lower width of the second spacer.
In other embodiments of the present invention, apparatuses of fabricating a semiconductor device unconstrained by optical limit include: an alignment reflecting mirror adjusting alignment between an alignment mark of a reticle and an alignment mark of a wafer; a light emitting unit emitting laser beam to the alignment reflecting mirror; and a detection unit receiving beam reflected from the alignment reflecting mirror to detect whether the reticle is aligned with the wafer or not.
In some embodiments, the apparatuses further include an optical table equipped with the alignment reflecting mirror, the light emitting unit, and the detection unit.
In other embodiments, the apparatuses further include a pair of magnification reflecting mirrors receiving the beam reflected from the alignment reflecting mirror to output laser beam to the detection unit.
In still other embodiments, the magnification reflecting mirror repetitively reflects the beam reflected from the alignment reflecting mirror to magnify an alignment error.
The accompanying figures are included to provide a further understanding of the present invention, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the present invention and, together with the description, serve to explain principles of the present invention. In the figures:
Preferred embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art.
In the figures, the dimensions of layers and regions are exaggerated for clarity of illustration. It will also be understood that when a layer (or film) is referred to as being ‘on’ another layer or substrate, it can be directly on the other layer or substrate, or intervening layers may also be present. Further, it will be understood that when a layer is referred to as being ‘under’ another layer, it can be directly under, and one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being ‘between’ two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
In the figures, each component may be exaggerated for clarity. Like reference numerals refer to like elements throughout.
Hereinafter, numerical values are limited with respect to line widths or pitches of patterns but are used as just examples to make those skilled in the art understand clearly the present invention without difficulties. Accordingly, numeral values about patterns do not limit the technical scope of the present invention.
Referring to
A first photoresist pattern 140 is formed on the first mask layer 130. The first photoresist patterns 140 may have the minimum line width defined by a photolithography process. For example, the pitch P1 of the first photoresist pattern 140 may be about 140 nm. Additionally, the first photoresist patterns 140 may have a line width W1 of about 70 nm and the interval W2 between the first photoresist patterns 140 may be about 70 nm.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The second photoresist patterns 160 are formed to be aligned with the hard mask patterns 125. In more detail, the center axis of the second photoresist pattern 160 is aligned with the middle between the hard mask patterns 125. As a result, the second photoresist patterns 160 are aligned being deviated from the hard mask patterns 125. This is the same meaning that the second photoresist patterns 160 are aligned with the first photoresist patterns 140. An alignment error of the second photoresist patterns 160 and the first photoresist patterns 140 may be ±1.5 nm.
Referring to
Referring to
Referring to
Referring to
Through the two times repetitive photolithography processes and etching processes (i.e., the first photolithography process and the first etching process, and the second photolithography process and the second etching process) described in
The drawings illustrates an apparatus for aligning the first mask patterns and the second mask patterns of the above-mentioned embodiment within an alignment error range of about ±1.5 nm. The typical lithography equipment uses an optical microscope for alignment but cannot be used in the above-mentioned embodiment because its alignment error is more than several hundreds of nanometers. In order to realize an ultrafine size of a line width and a pitch unconstrained by optical limit using at least two masks, the present invention includes an alignment device below.
Referring to
The alignment mark 310 of the wafer 300 is coupled and fixed to a first alignment reference part 320, and the alignment mark 510 of the reticle 500 is coupled and fixed to a second alignment reference part 520. Whether it is aligned or not is determined using an alignment reflecting mirror 350 disposed between the first alignment reference part 320 and the second alignment reference part 520. In more detail, whether it is aligned or not is determined using a light emitting unit 500 emitting laser beam on the alignment reflecting mirror 350 and a detection unit 700 for receiving light reflected from the alignment reflecting mirror 350.
A portion A of
Referring to
The alignment reflecting mirror 350, the fixing unit 325, and the first alignment reference unit 320, indicated with a solid line, represent a case that an alignment error is minimized. The alignment reflecting mirror 350, the fixing unit 325, and the first alignment reference unit 320, indicated with a dotted line, represent a case that an alignment error is beyond an allowable critical value. In order to align a pattern (i.e., the above mentioned second mask pattern 505) of the reticle with a pattern formed on the wafer 300, the alignment reflecting mirror 350 outputs a laser beam to the detection unit 700 at a specific angle (e.g., in a vertical state (the solid line of
The optical microscope used for alignment during an exposure process has about 1000 times magnification at the maximum. When the optical microscope is used, since a line having a line width of 1 μm can be seen as the size of 1 mm, it is difficult to expect accuracy of less than 100 nm. Referring to
According to the embodiment of the present invention, when the second photoresist pattern 160 of
According to the embodiment of the present invention, provided is a method of fabricating a semiconductor device unconstrained by optical limit. Through repetitive photolithography process and etching process, it is possible to form a fine pattern having a smaller pitch than optical limit. Additionally, since an alignment process is performed using laser beam, a repetitive photolithography process can be performed without being deviated from a critical error value.
The above-disclosed subject matter is to be considered illustrative, and not restrictive, and the appended claims are intended to cover all such modifications, enhancements, and other embodiments, which fall within the true spirit and scope of the present invention. Thus, to the maximum extent allowed by law, the scope of the present invention is to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing detailed description.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0117279 | Nov 2008 | KR | national |