Claims
- 1. A method of fabricating a semiconductor transistor device, comprising the steps of:forming a pad layer and a lower nitride layer over a substrate; patterning said lower nitride layer and said pad layer to form a gate opening over a gate area on said substrate; etching said substrate through said gate opening in said lower gate area to form a gate trench in said substrate; forming a gate oxide layer on the sidewalls and bottom of said gate trench; forming a gate over said gate oxide layer within said gate trench; removing said lower SiN layer and said pad dielectric layer; forming a first oxide layer over said gate and said substrate; forming low doped drain (LDD) regions adjacent to said gate; forming a first nitride layer over said first oxide layer; etching said first nitride layer and said first oxide layer to form first and second spacers on the sidewalls of said gate; forming source and drain regions adjacent to said first and second spacers; forming silicide contacts to said source and drain regions and silicide gate contacts to said gate.
- 2. The method of claim 1, wherein said LDD regions are from about 1000 to 1500 Å below the surface of said substrate.
- 3. The method of claim 1, wherein said first nitride layer is from about 800 to 1500 Å thick.
- 4. The method of claim 1, wherein said source and drain has a junction depth from about 800 and 1000 Å below the surface of said substrate.
- 5. The method of claim 1, wherein said first oxide layer is from about 100 to 150 Å thick.
- 6. The method of claim 1, wherein said LDD regions are formed using an angled ion implant.
- 7. The method of claim 1, wherein said LDD regions are formed using an angled ion implant at an energy of from about 1E14 to 1E15 keV.
- 8. The method of claim 1, wherein said silicide contacts are formed by depositing Ti/cobalt and then conducting a rapid thermal anneal.
- 9. The method of claim 1, wherein said pad layer is comprised of pad oxide having a thickness of from about 100 to 200 Å and said lower nitride layer has a thickness of from about 180 to 220 Å.
- 10. The method of claim 1, wherein said pad layer is comprised of pad oxide having a thickness of from about 100 to 150 Å and said lower nitride layer has a thickness of from about 190 to 210 Å.
- 11. The method of claim 1, wherein said gate trench as a width of from about 800 to 1200 Å.
- 12. The method of claim 1, wherein said gate oxide layer has a thickness of from about 15 to 40 Å.
- 13. The method of claim 1, wherein said gate oxide layer has a thickness of from about 20 to 30 Å.
- 14. A method of fabricating a semiconductor transistor device, comprising the steps of:forming a pad layer and a lower nitride layer over a substrate; said pad layer having a thickens of from about 100 to 200 Å and said lower nitride layer having a thickness of from about 180 to 220 Å; patterning said lower nitride layer and said pad layer to form a gate opening over a gate area on said substrate; etching said substrate through said gate opening in said lower gate area to form a gate trench in said substrate; forming a gate oxide layer on said sidewalls and bottom of said gate trench; forming a gate over said gate oxide layer within said gate trench; removing said lower nitride layer and said pad dielectric layer; forming a first oxide layer over said gate and said substrate; forming low doped drain (LDD) regions adjacent to said gate; forming a first nitride layer over said first oxide layer; etching said first nitride layer and said first oxide layer to form first and second spacers on said sidewalls of said gate; forming source and drain regions adjacent to said first and second spacers; forming silicide contacts to said source and drain regions and silicide gate contacts to said gate.
- 15. The method of claim 14, wherein said LDD regions are from about 1000 to 1500 Å below said surface of said substrate.
- 16. The method of claim 14, wherein said first nitride layer is from about 800 to 1500 Å thick.
- 17. The method of claim 14, wherein said source and drain has a junction depth from about 800 and 1000 Å below said surface of said substrate.
- 18. The method of claim 14, wherein said first oxide layer is from about 100 to 150 Å thick.
- 19. The method of claim 14, wherein said LDD regions are formed using an angled ion implant.
- 20. The method of claim 14, wherein said LDD regions are formed using an angled ion implant at an energy of from about 1E14 to 1E15 keV.
- 21. The method of claim 14, wherein said silicide contacts are formed by depositing Ti/cobalt and then conducting a rapid thermal anneal.
- 22. The method of claim 14, wherein said pad layer is comprised of pad oxide.
- 23. The method of claim 14, wherein said pad layer is comprised of pad oxide having a thickness of from about 100 to 150 Å and said lower nitride layer has a thickness of from about 190 to 210 Å.
- 24. The method of claim 14, wherein said gate trench as a width of from about 800 to 1200 Å.
- 25. The method of claim 14, wherein said gate oxide layer has a thickness of from about 15 to 40 Å.
- 26. The method of claim 14, wherein said gate oxide layer has a thickness of from about 20 to 30 Å.
- 27. A method of fabricating a semiconductor transistor device, comprising the steps of:forming a pad layer and a lower nitride layer over a substrate; said pad layer having a thickness of from about 100 to 200 Å and said lower nitride layer having a thickness of from about 180 to 220 Å; patterning said lower nitride layer and said pad layer to form a gate opening over a gate area on said substrate; etching said substrate through said gate opening in said lower gate area to form a gate trench in said substrate; forming a gate oxide layer on said sidewalls and bottom of said gate trench; forming a gate over said gate oxide layer within said gate trench; removing said lower nitride layer and said pad dielectric layer; forming a first oxide layer over said gate and said substrate; forming low doped drain (LDD) regions adjacent to said gate; said low doped drain (LDD) regions being from about 1000 to 1500 Å below said surface of said substrate; forming a first nitride layer over said first oxide layer; etching said first nitride layer and said first oxide layer to form first and second spacers on said sidewalls of said gate; forming source and drain regions adjacent to said first and second spacers; forming silicide contacts to said source and drain regions and silicide gate contacts to said gate.
- 28. The method of claim 27, wherein said first nitride layer is from about 800 to 1500 Å thick.
- 29. The method of claim 27, wherein said source and drain has a junction depth from about 800 and 1000 Å below said surface of said substrate.
- 30. The method of claim 27, wherein said first oxide layer is from about 100 to 150 Å thick.
- 31. The method of claim 27, wherein said LDD regions are formed using an angled ion implant.
- 32. The method of claim 27, wherein said LDD regions are formed using an angled ion implant at an energy of from about 1E14 to 1E15 keV.
- 33. The method of claim 27, wherein said silicide contacts are formed by depositing Ti/cobalt and then conducting a rapid thermal anneal.
- 34. The method of claim 27, wherein said pad layer is comprised of pad oxide.
- 35. The method of claim 27, wherein said pad layer is comprised of pad oxide having a thickness of from about 100 to 150 Å and said lower nitride layer has a thickness of from about 190 to 210 Å.
- 36. The method of claim 27, wherein said gate trench as a width of from about 800 to 1200 Å.
- 37. The method of claim 27, wherein said gate oxide layer has a thickness of from about 15 to 40 Å.
- 38. The method of claim 27, wherein said gate oxide layer has a thickness of from about 20 to 30 Å.
Parent Case Info
This is a division of patent application Ser. No. 09/584,427, filing date Jun. 5, 2000, now U.S. Pat. No. 6,309,933 Method Of Fabricating T-Shaped Recessed Polysilicon Gate Transistors, assigned to the same assignee as the present invention.
US Referenced Citations (7)