Method of forming a chalcogenide material containing device

Information

  • Patent Grant
  • 7459336
  • Patent Number
    7,459,336
  • Date Filed
    Wednesday, June 28, 2006
    18 years ago
  • Date Issued
    Tuesday, December 2, 2008
    16 years ago
Abstract
Embodiments of the invention provide a method of forming a chalcogenide material containing device, and particularly resistance variable memory elements. A stack of one or more layers is formed over a substrate. The stack includes a layer of chalcogenide material and a metal, e.g., silver, containing layer. A protective layer is formed over the stack. The protective layer blocks light, is conductive, and is etch able with the other layers of the stack. Further, the metal of the metal containing layer is substantially insoluble in the protective layer. The stack and the protective layer are then patterned and etched to form memory elements.
Description
FIELD OF THE INVENTION

The invention relates to the field of random access memory (RAM) devices formed using a resistance variable material, and in particular to an improved method of manufacturing a resistance variable memory element.


BACKGROUND OF THE INVENTION

A well known semiconductor memory component is a random access memory (RAM). RAM permits repeated read and write operations on memory elements. Typically, RAM devices are volatile, in that stored data is lost once the power source is disconnected or removed. Non-limiting examples of RAM devices include dynamic random access memory (DRAM), synchronous dynamic random access memory (SDRAM), and static random access memory (SRAM). DRAMS and SDRAMS typically store data in capacitors which require periodic refreshing to maintain the stored data. Although volatile, SRAMS do not require refreshing.


Recently, resistance variable memory elements, which include programmable conductor memory elements, have been investigated for suitability as semi-volatile and non-volatile random access memory elements. Generally, a programmable conductor memory element includes an insulating dielectric material formed of a chalcogenide glass disposed between two electrodes. A conductive material, such as silver, is incorporated into the dielectric material. The resistance of the dielectric material can be changed between high resistance and low resistance states depending upon movement of the conductive material within or into and out of the dielectric material in accordance with applied voltage.


One preferred resistance variable material comprises a chalcogenide glass, for example, a GexSe100−x glass. One method of forming a resistance variable memory element using chalcogenide glass includes blanket forming a lower electrode over a substrate, forming one or more layers of chalcogenide glass and one or more metal, e.g., silver, containing layers over the lower electrode, and forming an upper electrode over the stack of layers. Photolithographic and etching processes are conducted to form etched stacks, each forming a resistance variable memory element. Current methods that employ these processes present various drawbacks.


Typical etch chemistries produce inherent sidewalls of chemical compounds on the stack of layers. The wet scrub used to remove the etch sidewalls has been known to scratch the stack surface or remove the top layer of the stack entirely, decreasing device functionality. Problems are also encountered in removing the photo resist used to pattern the structures. Such problems include residual organic material and material loss from the stack. Stack material is lost because photo developers containing Tetramethylammonium Hydroxide (TMAH) etch away the stack material. Typically, when structures or devices do not conform to desired specifications, a rework is performed to make the nonconforming structures/devices conform to the desired specifications. Photolithographic rework is a form of rework that includes photolithographic processes. Due to the material loss, however, photolithographic rework is not always possible.


Further, dry etching has not been a suitable process. Exposure to dry etch or dry strip plasmas are known to cause silver to migrate out of the stack, which can result in a “racetrack” defect. FIG. 1 illustrates a memory array 10, which has the “racetrack” defect. The memory elements in the periphery or “racetrack” portion 14 of the array 10 are affected by silver migration during the dry etch, whereas the center memory elements 12 are unaffected. It is believed that the silver migration is caused by light exposure during the etch process. It is desirable to eliminate the racetrack defect.


It is desirable to have an improved method of fabricating a resistance variable memory element, which addresses one or more of the above disadvantages of conventional photolithographic and etching processes.


BRIEF SUMMARY OF THE INVENTION

Embodiments of the invention provide a method of forming a chalcogenide material containing device, and particularly resistance variable memory elements. A stack of one or more layers is formed over a substrate. The stack includes a layer of chalcogenide material and a metal, e.g., silver, containing layer. A protective layer is formed over the stack. The protective layer blocks light, is conductive, and is etch able with the other layers of the stack. Further, the metal of the metal containing layer is substantially insoluble in the protective layer. The stack and the protective layer are then patterned and etched to form memory elements.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and other advantages and features of the invention will become more apparent from the detailed description of exemplary embodiments provided below with reference to the accompanying drawings in which:



FIG. 1 illustrates a conventional memory array;



FIG. 2 illustrates cross-sectional views of a memory element fabricated in accordance with an exemplary embodiment of the invention and at an initial stage of processing;



FIGS. 3-8 illustrate cross-sectional views of the memory element of FIG. 2 at intermediate stages of processing;



FIG. 9 illustrates a cross-sectional view of a memory element in accordance with another exemplary embodiment of the invention;



FIG. 10 illustrates a cross-sectional view of the memory element of FIG. 9 at an initial stage of processing;



FIG. 11 illustrates a memory array having a memory element in accordance with the invention; and



FIG. 12 illustrates a computer system including the memory array of FIG. 11.





DETAILED DESCRIPTION OF THE INVENTION

In the following detailed description, reference is made to various specific embodiments of the invention. These embodiments are described with sufficient detail to enable those skilled in the art to practice the invention. It is to be understood that other embodiments may be employed, and that various structural, logical and electrical changes may be made without departing from the spirit or scope of the invention.


The term “substrate” used in the following description may include any supporting structure including, but not limited to, a semiconductor substrate that has an exposed substrate surface. A semiconductor substrate should be understood to include silicon-on-insulator (SOI), silicon-on-sapphire (SOS), doped and undoes semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. When reference is made to a semiconductor substrate or wafer in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor or foundation. The substrate need not be semiconductor-based, but can be any support structure suitable for supporting an integrated circuit. For example, the substrate can be ceramic or polymer-based.


The term “silver” is intended to include not only elemental silver, but silver with other trace metals or in various alloyed combinations with other metals as known in the semiconductor industry, as long as such silver alloy is conductive, and as long as the physical and electrical properties of the silver remain unchanged.


The term “silver-selenide” is intended to include various species of silver-serenade, including some species which have a slight excess or deficit of silver, for instance, Ag2Se, Ag2+xSe, and Ag2−xSe.


The term “resistance variable memory element” is intended to include any memory element, including Programmable Conductive Random Access Memory (PCRAM) elements, which exhibit a resistance change in response to an applied voltage.


The term “chalcogenide glass” is intended to include glasses that comprise an element from group VIA (or group 16) of the periodic table. Group VIA elements, also referred to as halogens, include sulfur (S), selenium (Se), tellurium (Te), polonium (Po), and oxygen (0).


Embodiments of the invention provide a method of forming a chalcogenide material containing device, such as, and without limitation, a resistance variable memory element, that does not suffer from the drawbacks associated with conventional fabrication methods. One or more layers including a layer of chalcogenide material and a metal containing layer are formed over a substrate. The chalcogenide material layer and the metal containing layer can be a same layer. A protective layer is formed over the layer(s). The protective layer blocks light, is conductive, and is etch able with the other layers of the stack. Further, the metal of the metal containing layer is substantially insoluble in the protective layer. The chalcogenide material and metal containing layer(s) and the protective layer can be patterned and etched using conventional photolithographic and etching techniques without the above described disadvantages. Accordingly, photolithographic rework can be more readily performed on resulting structures.


Specific exemplary embodiments of the invention are now explained with reference to the figures, where like reference numbers indicate like features. Although the exemplary embodiments described herein refer to the formation of only one resistance variable memory element 200, it must be understood that the invention contemplates the formation of any number of such resistance variable memory elements, which can be fabricated in a memory array and operated with memory element access circuits.



FIGS. 2-8 show an exemplary processing sequence for forming a resistance variable memory element 200 according to an exemplary embodiment of the invention. Referring to FIG. 2, a via 203 is etched in a substrate 201 by any suitable techniques. A first electrode 202 is formed in the via 203, as illustrated in FIG. 3. The first electrode 202 may comprise any conductive material, for example, tungsten, nickel, tantalum, aluminum, platinum, conductive nitrides, and other materials. The first conductive layer is planar zed to the surface of the substrate 201.


A stack 420 of layers 421,422, 423,424, 425 is sequentially formed over the substrate 201 and the first electrode 202, as shown in FIG. 4. The stack 420 of layers 421, 422, 423, 424, 425 is exemplary and it should be understood that the memory element 200 can have a different layer structure and can include additional or fewer layers than those illustrated.


Layer 421 is a first chalcogenide glass layer, and can be germanium-serenade glass having a GexSe100−x stoichiometry. It is desired that the stoichiometric range is between approximately Ge20Se80 to approximately Ge43Se57 and preferably approximately Ge40Se60. The first chalcogenide glass layer 421 can have a thickness of approximately 100 Å to approximately 1000 Å and is preferably approximately 150 Å.


The formation of the first chalcogenide glass layer 421 can be accomplished by any suitable method. For instance, germanium-serenade glass can be formed by evaporation, co-sputtering germanium and selenium in the appropriate ratios, sputtering using a germanium-serenade target having the desired stoichiometry, or chemical vapor deposition with stoichiometric amounts of GeH4 and SeH2 gases (or various compositions of these gases), which result in a germanium-serenade film of the desired stoichiometry.


Layer 422 is a metal containing layer and can be directly deposited on the surface of the first chalcogenide glass layer 421. When the metal containing layer 422 is a silver-serenade layer rather than a metal layer, such as a silver layer, doping the chalcogenide glass layer 421 by photo doping or thermal diffusion is unnecessary to induce silver migration into the chalcogenide glass layer 421. However, doping the chalcogenide glass layer 421 with a metal (e.g., silver) is an optional variant.


The metal containing layer 422 can be any suitable metal containing layer which can supply metal into the chalcogenide glass layer 421. Suitable metal containing layers include silver-chalcogenide layers, such as silver-sulfide, silver-oxide, silver-telluride, and silver-serenade. A variety of processes can be used to form the metal containing layer 422, which is preferably silver-serenade. For instance, physical vapor deposition techniques such as evaporative deposition and sputtering may be used. Other processes such as chemical vapor deposition, co-evaporation, or deposition of a layer of selenium above a layer of silver to form a silver-serenade layer can also be used.


It is desired that the thickness of the metal containing layer 422 is such that a ratio of the metal containing layer 422 thickness to the first chalcogenide glass layer 421 thicknesses is between approximately 5:1 and approximately 1:1. In other words, the thickness of the metal containing layer 422 is between approximately 1 to approximately 5 times greater than the thickness of the first chalcogenide glass layer 421. Preferably, the ratio is between approximately 3.1:1 and approximately 2:1. In the exemplary embodiment of FIG. 4, layer 421 is approximately 150 Angstroms (Å) thick and layer 422 is approximately 470 Å thick (i.e., ratio of 3.1:1).


A second glass layer 423 is formed over the first metal containing layer 422. When the metal containing layer is silver-serenade, the second glass layer 423 allows deposition of silver above the silver-serenade layer, while preventing agglomeration of silver on the surface of the silver-serenade.


The second glass layer 423 may also act as a silver diffusion control layer or an adhesion layer. For use as a diffusion control layer, any suitable glass may be used, including but not limited to chalcogenide glasses. Illustratively, the second chalcogenide glass layer 423 has the same stoichiometric composition as the first chalcogenide glass layer, e.g., GexSe100−x. The second glass layer 423, however, can be of a different material, have a different stoichiometry, and/or be more rigid than the first chalcogenide glass layer 421. When used as a diffusion control layer, the second glass layer 423 can comprise SiSe (silicon-serenade), AsSe (arsenic-serenade, such as As3Se2), GeS (germanium-sulfide), and combinations of Ge, Ag, and Se. Any one of these suitable glass materials can further comprise small concentrations, e.g., less than approximately 3%, of do pants to include nitrides, metal, and other group 13-16 elements from the periodic table.


The thickness of the layers 422, 423 are such that the metal containing layer 422 thickness is greater than the thickness of the second glass layer 423. It is desired that a ratio of the metal containing layer 422 thickness to the second glass layer 423 thickness is between approximately 5:1 and approximately 1:1. Preferably, the ratio of the metal containing layer 422 thickness the second glass layer 423 thickness is between approximately 3.3:1 and approximately 2:1.The second glass layer 423 preferably has a thickness between approximately 100 Å to approximately 1000 Å. In the exemplary embodiment of FIG. 4, layer 423 has a thickness of approximately 150 Å. The second glass layer 423 can be formed by any suitable method. For example, by chemical vapor deposition, evaporation, co-sputtering, or sputtering using a target having the desired stoichiometry.


A silver layer 424 is formed above the second chalcogenide glass layer 423. The silver layer 424 may be deposited over the second glass layer 423 by any suitable means, such as sputtering or plating techniques, including electroplating or electro less plating. In the illustrated embodiment, the thickness of the silver layer 424 is illustratively approximately 200 Å.


A conductive adhesion layer 425 is formed over the silver layer 424. Suitable materials for the conductive adhesion layer 425 include conductive materials capable of providing good adhesion between the silver layer 424 and a protective layer 529. (FIG. 5). Desirable materials for the conductive adhesion layer 425 include chalcogenide glasses. The conductive adhesion layer 425 may be the same chalcogenide glass material used in the first and second chalcogenide glass layers 421, 423 discussed above. The thickness of the chalcogenide glass conductive adhesion layer 425 is illustratively approximately 100 Å.


In the exemplary embodiment of FIG. 4, during the formation and processing of the memory element 200, silver diffuses into layers 423 and 425. This results in layers 423-425 comprising GexSe100−xAgy. For simplicity purposes only, however, these layers are shown individually in each of FIGS. 4-10.


Referring to FIG. 5, the protective layer 529 is formed over the conductive adhesion layer 425 to a thickness between approximately 50 Å and approximately 500 Å. The protective layer 529 comprises a conductive material in which the metal, e.g., silver, of metal containing layer 422 is not soluble. It should be noted, however, that processes used to form protective layer 529 (e.g., sputtering) can result in silver in the protective layer 529. The protective layer 529 also blocks light and is etch able. Illustratively, protective layer 529 is a layer of tungsten. Alternatively, protective layer 529 can be a composite tungsten/tantalum nitride layer. The protective layer 529 can be formed by any suitable techniques.


The protective layer 529 and stack 420 are patterned and etched using standard photolithographic and etching techniques to form a pillar structure, as shown in FIG. 6. A photo resist layer 660 is formed over the protective layer 529. Portions of the photo resist layer 660 are exposed to light and developed to remove the exposed portions (not shown) and form a desired pattern of photo resist on the protective layer 529. For this process, a photo developer containing TMAH can be used.


The protective layer 529 and stack 420 are then etched. Suitable etching techniques can include a halogen containing reactive ion etch (RME) process or an argon (Ar) sputter etch process. For example, when the protective layer 529 is greater than approximately 100 Å, the protective layer 529 can be etched using a halogen containing RIE process, and the stack 420 can be etched using an Ar sputter etch process. When the metal layer thickness is less than approximately 100 Å, the protective layer 529 and the stack 420 can be etched using an Ar sputter etch process.


As shown in FIG. 6, the etching process results in sidewalls 661 on the sides of the stack 420. After the protective layer 529 and the stack 420 are etched, the photo resist 660 and sidewalls 661 are removed, for example, by using a wet acid process or a dry strip process, as shown in FIG. 7. To remove the photo resist 660 and sidewalls 661, a scrub step can also be conducted.


The protective layer 529 protects the layers 421-425 from scrubber damage during photo resist 660 and sidewall 661 removal. Additionally, because photo resist 660 does not directly contact layer 425, it can be more easily removed. For example, photo resist 660 does not adhere well to tungsten, and where the protective layer 529 is tungsten, the photo resist 660 is easily removed. Further, the protective layer 529 protects the layers 421-425 from the TMAH containing photo developer. This results in less material loss and enables photolithographic rework. The protective layer 529 also decreases dry etch induced defects in the stack 420 by decreasing the exposure of the layers 421-425 to the plasma. Further, because the protective layer 529 blocks light, the racetrack defect (FIG. 1) is avoided. Therefore, the method according to the invention does not suffer from the drawbacks associated with conventional fabrication methods.


Referring to FIG. 8, a second (top) electrode 880 is formed over the stack 420 and protective layer 529. Since the metal, e.g., silver, of metal containing layer 422 is not soluble in the protective layer 529, the protective layer 529 serves to keep silver out of the electrode 880. Illustratively, the second electrode 880 is a common electrode and can be shared among a plurality of memory elements (not shown). The second electrode 880 can be any conductive material, such as tungsten, nickel, tantalum, aluminum, platinum, silver, conductive nitrides, and others. The second electrode 880 is preferably tungsten or tantalum nitride.


In an alternative exemplary embodiment, the memory element 200 can include a common first (bottom) electrode 902, instead of a common second electrode, as shown in FIG. 9. In such a case, an optional insulating layer (not shown) can be formed over the substrate 201. The optional insulating layer can be formed by any known deposition methods, such as sputtering by chemical vapor deposition (CVD), plasma enhanced CVD (PECVD) or physical vapor deposition (PVD). The optional insulating layer can be formed of a conventional insulating oxide, such as silicon oxide (SiO2), a silicon nitride (Si3N4), or a low dielectric constant material, among many others.


A first electrode 902 is formed over the substrate 201, as shown in FIG. 10. The first electrode 902 may comprise any conductive material, for example, tungsten, nickel, tantalum, aluminum, platinum, conductive nitrides, and other materials. A dielectric layer 903 is formed over the first electrode 902. The dielectric layer 903 can comprise the same or different materials as those described above for the optional insulating layer.


An opening (not shown) extending to the first electrode 902 is formed in the first dielectric layer 903. The opening can be formed by known methods in the art, for example, by a conventional patterning and etching process. A stack 420 comprising layers 421, 422, 423, 424, and 425 is formed over the first electrode 902 as described above in connection with FIGS. 4-8. Instead, however, of a protective layer 529, a second electrode 990 is formed over the stack 420. The second electrode 990 is formed of the same material as is suitable for protective layer 529. Accordingly, the second electrode 990 comprises a conductive material which blocks light, is etch able, and is a material in which the metal of layer 422, e.g., silver, is not soluble. By forming the second electrode 990 of such a material, the benefits described above in connection with FIGS. 6 and 7 can be realized. Illustratively, second electrode 990 is tungsten. Alternatively, second electrode 990 can be a composite layer of tungsten and tantalum nitride.


The stack 420 and second electrode 990 can be patterned and etched as described above in connection with FIGS. 6-7 to form a memory element 200 having the structure shown in FIG. 9.


Referring to FIG. 11, a memory element 200 in accordance with the invention can be included in a memory array 1100. In turn, the memory array 1100 can be included in a memory device 1248 and used in a processor based system 1200, depicted in FIG. 12.



FIG. 12 is a block diagram of a processor-based system 1200 which includes a memory circuit 1248, for example a programmable conductor RAM employing resistance variable memory elements 200 fabricated in accordance with the invention. The processor system 1200, such as a computer system, generally comprises a central processing unit (CPU) 1244, such as a microprocessor, a digital signal processor, or other programmable digital logic devices, which communicates with an input/output (I/O) device 1246 over a bus 1252. The memory 1248 communicates with the system over bus 1252 typically through a memory controller.


In the case of a computer system, the processor system may include peripheral devices such as a floppy disk drive 1254 and a compact disc (CD) ROM drive 1256, which also communicate with CPU 1244 over the bus 1252. Memory 1248 is preferably constructed as an integrated circuit, which includes one or more resistance variable memory elements 200. If desired, the memory 1248 may be combined with the processor, for example CPU 1244, in a single integrated circuit.


The above description and drawings are only to be considered illustrative of exemplary embodiments, which achieve the features and advantages of the present invention. Modification and substitutions to specific process conditions and structures can be made without departing from the spirit and scope of the present invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims.

Claims
  • 1. A method of forming a chalcogenide material containing device, the method comprising the acts of: forming a stack of one or more layers over a substrate, the stack including at least one layer of chalcogenide material;forming a tungsten comprising layer over the stack; andsubsequently etching each layer of the stack and the tungsten comprising layer during a same etching step.
  • 2. The method of claim 1, wherein the stack further comprises a silver comprising layer.
  • 3. The method of claim 1, further comprising, prior to the act of etching, patterning the stack by forming and photo patterning a layer of photo resist on the protective layer.
  • 4. The method of claim 3, wherein the act of patterning the stack comprises exposing the photoresist to a TMAH containing photo developer.
  • 5. The method of claim 3, further comprising the act of removing the photo resist using a wet acid process.
  • 6. The method of claim 3, further comprising the act of removing the photo resist using a dry strip process.
  • 7. The method of claim 3, further comprising the act of removing the photoresist using a scrub process.
  • 8. The method of claim 1, wherein the act of forming the tungsten comprising layer comprises forming a composite layer of tungsten/tantalum nitride.
  • 9. The method of claim 1, wherein the tungsten comprising layer is formed having a thickness between approximately 50 Å to approximately 500 Å.
  • 10. The method of claim 1, wherein the act of etching comprises performing a halogen containing reactive ion etch process.
  • 11. The method of claim 1, wherein the act of etching comprises performing an argon sputter etch process.
  • 12. The method of claim 1, wherein the stack further comprises a metal containing layer.
  • 13. A method of fabricating resistance variable memory elements, the method comprising: forming a first electrode over a substrate;forming a stack of one or more layers over the first electrode, the stack comprising at least one layer of chalcogenide glass;forming a protective layer over the stack; andsubsequently etching the stack and the protective layer during a same etching step; andforming a second electrode over the stack and protective layer.
  • 14. The method of claim 13, wherein the stack further comprises a metal containing layer.
  • 15. The method of claim 13, wherein the chalcogenide material layer is doped with a metal.
  • 16. The method of claim 13, wherein the act of forming the protective layer comprises forming a layer of a light blocking material.
  • 17. The method of claim 13, wherein the act of forming the protective layer comprises forming a layer of a conductive material.
  • 18. The method of claim 13, wherein the act of forming the protective layer comprises forming a layer of a material in which silver is substantially insoluble that is etch able when etching the stack.
  • 19. The method of claim 13, further comprising, prior to the act of etching, the act of patterning the stack by forming a layer of photo resist on the protective layer.
  • 20. The method of claim 19, wherein the act of patterning the stack comprises exposing the photo resist to a TMAH containing photo developer.
  • 21. The method of claim 19, further comprising the act of removing the photo resist using a scrub process.
  • 22. The method of claim 13, wherein the act of forming the protective layer comprises forming a layer of tungsten.
  • 23. The method of claim 13, wherein the act of forming the protective layer comprises forming a composite layer of tungsten/tantalum nitride.
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application is a continuation of U.S. patent application No. 10/796,109, filed on Mar. 10, 2004 now U.S. Pat. No. 7,098,068, the disclosure of which is incorporated herein by reference in its entirety.

US Referenced Citations (219)
Number Name Date Kind
3271591 Ovshinsky Sep 1966 A
3622319 Sharp Nov 1971 A
3743847 Boland Jul 1973 A
3961314 Klose et al. Jun 1976 A
3966317 Wacks et al. Jun 1976 A
3983542 Ovshinsky Sep 1976 A
3988720 Ovshinsky Oct 1976 A
4177474 Ovshinsky Dec 1979 A
4267261 Hallman et al. May 1981 A
4269935 Masters et al. May 1981 A
4312938 Drexler et al. Jan 1982 A
4316946 Masters et al. Feb 1982 A
4320191 Yoshikawa et al. Mar 1982 A
4405710 Balasubramanyam et al. Sep 1983 A
4419421 Wichelhaus et al. Dec 1983 A
4499557 Holmberg et al. Feb 1985 A
4597162 Johnson et al. Jul 1986 A
4608296 Keem et al. Aug 1986 A
4637895 Ovshinsky et al. Jan 1987 A
4646266 Ovshinsky et al. Feb 1987 A
4664939 Ovshinsky May 1987 A
4668968 Ovshinsky et al. May 1987 A
4670763 Ovshinsky et al. Jun 1987 A
4671618 Wu et al. Jun 1987 A
4673957 Ovshinsky et al. Jun 1987 A
4678679 Ovshinsky Jul 1987 A
4696758 Ovshinsky et al. Sep 1987 A
4698234 Ovshinsky et al. Oct 1987 A
4710899 Young et al. Dec 1987 A
4728406 Banerjee et al. Mar 1988 A
4737379 Hudgens et al. Apr 1988 A
4766471 Ovshinsky et al. Aug 1988 A
4769338 Ovshinsky et al. Sep 1988 A
4775425 Guha et al. Oct 1988 A
4788594 Ovshinsky et al. Nov 1988 A
4795657 Formigoni et al. Jan 1989 A
4800526 Lewis Jan 1989 A
4804490 Pryor et al. Feb 1989 A
4809044 Pryor et al. Feb 1989 A
4818717 Johnson et al. Apr 1989 A
4843443 Ovshinsky et al. Jun 1989 A
4845533 Pryor et al. Jul 1989 A
4847674 Sliwa et al. Jul 1989 A
4853785 Ovshinsky et al. Aug 1989 A
4891330 Guha et al. Jan 1990 A
4920078 Bagley et al. Apr 1990 A
5128099 Strand et al. Jul 1992 A
5159661 Ovshinsky et al. Oct 1992 A
5166758 Ovshinsky et al. Nov 1992 A
5177567 Klersy et al. Jan 1993 A
5219788 Abernathey et al. Jun 1993 A
5238862 Blalock et al. Aug 1993 A
5272359 Nagasubramanian et al. Dec 1993 A
5296716 Ovshinsky et al. Mar 1994 A
5314772 Kozicki May 1994 A
5315131 Kishimoto et al. May 1994 A
5330630 Klersy et al. Jul 1994 A
5335219 Ovshinsky et al. Aug 1994 A
5341328 Ovshinsky et al. Aug 1994 A
5350484 Gardner et al. Sep 1994 A
5359205 Ovshinsky Oct 1994 A
5360981 Owen et al. Nov 1994 A
5406509 Ovshinsky et al. Apr 1995 A
5414271 Ovshinsky et al. May 1995 A
5500532 Kozicki et al. Mar 1996 A
5512328 Yoshimura et al. Apr 1996 A
5512773 Wolf et al. Apr 1996 A
5534711 Ovshinsky et al. Jul 1996 A
5534712 Ovshinsky et al. Jul 1996 A
5536947 Klersy et al. Jul 1996 A
5543737 Ovshinsky Aug 1996 A
5591501 Ovshinsky et al. Jan 1997 A
5596522 Ovshinsky et al. Jan 1997 A
5687112 Ovshinsky Nov 1997 A
5694054 Ovshinsky et al. Dec 1997 A
5714768 Ovshinsky et al. Feb 1998 A
5726083 Takaishi Mar 1998 A
5751012 Wolstenholme et al. May 1998 A
5761115 Kozicki et al. Jun 1998 A
5789277 Zahorik et al. Aug 1998 A
5814527 Wolstenholme et al. Sep 1998 A
5818749 Harshfield Oct 1998 A
5825046 Czubatyj et al. Oct 1998 A
5837564 Sandhu et al. Nov 1998 A
5841150 Gonzalez et al. Nov 1998 A
5846889 Harbison et al. Dec 1998 A
5851882 Harshfield Dec 1998 A
5869843 Harshfield Feb 1999 A
5896312 Kozicki et al. Apr 1999 A
5912839 Ovshinsky et al. Jun 1999 A
5914893 Kozicki et al. Jun 1999 A
5920788 Reinberg Jul 1999 A
5933365 Klersy et al. Aug 1999 A
5998066 Block et al. Dec 1999 A
6011757 Ovshinsky Jan 2000 A
6031287 Harshfield Feb 2000 A
6072716 Jacobson et al. Jun 2000 A
6077729 Harshfield Jun 2000 A
6084796 Kozicki et al. Jul 2000 A
6087674 Ovshinsky et al. Jul 2000 A
6117720 Harshfield Sep 2000 A
6141241 Ovshinsky et al. Oct 2000 A
6143604 Chiang et al. Nov 2000 A
6177338 Liaw et al. Jan 2001 B1
6236059 Wolsteinholme et al. May 2001 B1
RE37259 Ovshinsky Jul 2001 E
6297170 Gabriel et al. Oct 2001 B1
6300684 Gonzalez et al. Oct 2001 B1
6316784 Zahorik et al. Nov 2001 B1
6329606 Freyman et al. Dec 2001 B1
6339544 Chiang et al. Jan 2002 B1
6348365 Moore et al. Feb 2002 B1
6350679 McDaniel et al. Feb 2002 B1
6376284 Gonzalez et al. Apr 2002 B1
6388324 Kozicki et al. May 2002 B2
6391688 Gonzalez et al. May 2002 B1
6404665 Lowery et al. Jun 2002 B1
6414376 Thakur et al. Jul 2002 B1
6418049 Kozicki et al. Jul 2002 B1
6420725 Harshfield Jul 2002 B1
6423628 Li et al. Jul 2002 B1
6429064 Wicker Aug 2002 B1
6437383 Xu Aug 2002 B1
6440837 Harshfield Aug 2002 B1
6462984 Xu et al. Oct 2002 B1
6469364 Kozicki Oct 2002 B1
6473332 Ignatiev et al. Oct 2002 B1
6480438 Park Nov 2002 B1
6487106 Kozicki Nov 2002 B1
6487113 Park et al. Nov 2002 B1
6501111 Lowery Dec 2002 B1
6507061 Hudgens et al. Jan 2003 B1
6511862 Hudgens et al. Jan 2003 B2
6511867 Lowery et al. Jan 2003 B2
6512241 Lai Jan 2003 B1
6514805 Xu et al. Feb 2003 B2
6531373 Gill et al. Mar 2003 B2
6534781 Dennison Mar 2003 B2
6545287 Chiang Apr 2003 B2
6545907 Lowery et al. Apr 2003 B1
6555860 Lowery et al. Apr 2003 B2
6563164 Lowery et al. May 2003 B2
6566700 Xu May 2003 B2
6567293 Lowery et al. May 2003 B1
6569705 Chiang et al. May 2003 B2
6570784 Lowery May 2003 B2
6576921 Lowery Jun 2003 B2
6586761 Lowery Jul 2003 B2
6589714 Maimon et al. Jul 2003 B2
6590807 Lowery Jul 2003 B2
6593176 Dennison Jul 2003 B2
6597009 Wicker Jul 2003 B2
6605527 Dennison et al. Aug 2003 B2
6613604 Maimon et al. Sep 2003 B2
6621095 Chiang et al. Sep 2003 B2
6625054 Lowery et al. Sep 2003 B2
6642102 Xu Nov 2003 B2
6646297 Dennison Nov 2003 B2
6649928 Dennison Nov 2003 B2
6667900 Lowery et al. Dec 2003 B2
6671710 Ovshinsky et al. Dec 2003 B2
6673700 Dennison et al. Jan 2004 B2
6674115 Hudgens et al. Jan 2004 B2
6687153 Lowery Feb 2004 B2
6687427 Ramalingam et al. Feb 2004 B2
6690026 Peterson Feb 2004 B2
6696355 Dennison Feb 2004 B2
6707712 Lowery Mar 2004 B2
6714954 Ovshinsky et al. Mar 2004 B2
7034332 Stasiak et al. Apr 2006 B2
7098068 Brooks Aug 2006 B2
20020000666 Kozicki et al. Jan 2002 A1
20020072188 Gilton Jun 2002 A1
20020106849 Moore Aug 2002 A1
20020123169 Moore et al. Sep 2002 A1
20020123170 Moore et al. Sep 2002 A1
20020123248 Moore et al. Sep 2002 A1
20020127886 Moore et al. Sep 2002 A1
20020132417 Li Sep 2002 A1
20020160551 Harshfield Oct 2002 A1
20020163828 Krieger et al. Nov 2002 A1
20020168820 Kozicki Nov 2002 A1
20020168852 Harshfield et al. Nov 2002 A1
20020190289 Harshfield et al. Dec 2002 A1
20020190350 Kozicki et al. Dec 2002 A1
20030001229 Moore et al. Jan 2003 A1
20030027416 Moore Feb 2003 A1
20030032254 Gilton Feb 2003 A1
20030035314 Kozicki Feb 2003 A1
20030035315 Kozicki Feb 2003 A1
20030038301 Moore Feb 2003 A1
20030043631 Gilton et al. Mar 2003 A1
20030045049 Campbell et al. Mar 2003 A1
20030045054 Campbell et al. Mar 2003 A1
20030047765 Campbell Mar 2003 A1
20030047772 Li Mar 2003 A1
20030047773 Li Mar 2003 A1
20030048519 Kozicki Mar 2003 A1
20030048744 Ovshinsky et al. Mar 2003 A1
20030049912 Campbell et al. Mar 2003 A1
20030068861 Li Apr 2003 A1
20030068862 Li Apr 2003 A1
20030095426 Hush et al. May 2003 A1
20030096497 Moore et al. May 2003 A1
20030107105 Kozicki Jun 2003 A1
20030117831 Hush Jun 2003 A1
20030128612 Moore et al. Jul 2003 A1
20030137869 Kozicki Jul 2003 A1
20030143782 Gilton et al. Jul 2003 A1
20030155589 Campbell et al. Aug 2003 A1
20030155606 Campbell et al. Aug 2003 A1
20030156447 Kozicki Aug 2003 A1
20030156463 Casper et al. Aug 2003 A1
20030209728 Kozicki et al. Nov 2003 A1
20030209971 Kozicki et al. Nov 2003 A1
20030210564 Kozicki et al. Nov 2003 A1
20030212724 Ovshinsky et al. Nov 2003 A1
20030212725 Ovshinsky et al. Nov 2003 A1
20040035401 Ramachandran et al. Feb 2004 A1
Foreign Referenced Citations (5)
Number Date Country
56126916 Oct 1981 JP
WO 9748032 Dec 1997 WO
WO 9928914 Jun 1999 WO
WO 0048196 Aug 2000 WO
WO 0221542 Mar 2002 WO
Related Publications (1)
Number Date Country
20060246696 A1 Nov 2006 US
Continuations (1)
Number Date Country
Parent 10796109 Mar 2004 US
Child 11476017 US