Claims
- 1. A method for controlling dopant outdiffusion within an integrated circuit, said method comprising:
- providing a substrate;
- forming a trench in said substrate;
- forming a first doped layer in said trench, said first doped layer having a first dopant concentration;
- forming a dopant diffusion control structure above said first doped layer, said dopant diffusion control structure comprising silicon nitride (Si.sub.x N.sub.y) disposed in grain boundaries of said first doped silicon layer, wherein forming said dopant diffusion control structure includes:
- (a) forming a first oxide layer over said first doped layer;
- (b) nitridizing said first oxide layer, thereby forming an oxynitride (SiO.sub.x N.sub.y) layer and causing said silicon nitride to migrate into said grain boundaries; and
- (c) removing said oxynitride layer, thereby exposing said silicon nitride at said grain boundaries at an interface of said first doped layer; and
- forming a second silicon layer above said dopant diffusion control structure, said second silicon layer having a second dopant concentration lower than said first dopant concentration.
- 2. The method of claim 1 wherein the first doped layer and second silicon layers comprise silicon.
- 3. The method of claim 2 wherein said first oxide layer has a thickness selected to prevent a formation of a continuous film of silicon nitride at said interface.
- 4. The method of claim 2 wherein forming said first oxide layer includes thermally growing said first oxide layer at a first process temperature in a range of about 900.degree. C. about 1000.degree. C.
- 5. The method of claim 2 wherein nitridizing said first oxide layer includes nitridizing said first oxide layer at a second process temperature in a range of about 900.degree. C. to about 1100.degree. C.
- 6. The method of claim 1 wherein said first doped layer comprises a doped polysilicon layer.
- 7. The method of claim 2 wherein said integrated circuit represents a dynamic random access memory circuit (DRAM) and wherein said second silicon layer represents a buried strap structure.
- 8. The method of claim 7 further comprising:
- performing at least a high temperature step after said second silicon layer is formed.
- 9. The method of claim 2 wherein said first doped layer is doped with a dopant selected from the group consisting of arsenic, phosphorous, and boron.
- 10. The method of claim 9 wherein said second silicon layer is undoped.
- 11. A method for controlling dopant outdiffusion between a first doped layer in a trench capacitor and its associated transistor through a buried strap in a DRAM circuit, said first doped layer having a first dopant concentration, said buried strap having a second dopant concentration lower than said first dopant concentration, said method comprising providing a dopant diffusion control structure above said first doped layer, said dopant diffusion control structure comprising silicon nitride (Si.sub.x N.sub.y) disposed in grain boundaries of said first doped layer, said dopant diffusion control structure being configured to permit at least some individual grains of said first doped layer to form direct electrical contact with said buried strap at an interface of said first doped layer and said buried strap, wherein said providing said dopant diffusion control structure includes:
- (a) forming a first oxide layer over said first doped layer;
- (b) nitridizing said first oxide layer, thereby forming an oxynitride (SiO.sub.x N.sub.y) layer and causing said silicon nitride to migrate into said gain boundaries; and
- (c) removing said oxynitride layer, thereby exposing said silicon nitride at said grain boundaries at an interface of said first doped layer.
- 12. The method of claim 11 wherein the first doped layer and buried strap layers comprise silicon.
- 13. The method of claim 12 further comprising performing at least one high temperature step after said buried strap is formed, said high temperature step represents a process step employing a process temperature above about 900.degree. C.
- 14. The method of claim 12 wherein said first oxide layer has a thickness selected to prevent a formation of a continuous film of silicon nitride at said interface.
Parent Case Info
This patent application is a continuation-in-part of a patent application U.S. Ser. No. 08/939,209 entitled "Method and Apparatus for Minimizing Dopant Outdiffusion in Gate Structures" by Stephen K. Loh, Christine Dehm, and Christopher C. Parks, filed on Sep. 29, 1997 and incorporated herein by reference.
US Referenced Citations (6)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
939209 |
Sep 1997 |
|