Claims
- 1. A method of forming a transistor, comprising the steps of:
- forming a P type epitaxial silicon layer over an N type substrate layer;
- forming a gate over an upper surface of said epitaxial silicon layer;
- forming an N type sinker region from said upper surface of said epitaxial silicon layer downward to said substrate layer;
- implanting and diffusing, in only one diffusion step, a lightly-doped N type source region and a lightly-doped N type drain region into said epitaxial silicon layer to a depth and width less than that of said epitaxial silicon layer, wherein said lightly-doped N type source region is laterally spaced apart from said lightly-doped N type drain region; and
- forming a drain electrode on a bottom surface of said substrate layer, thereby forming part of a conductive path from said source region to said drain electrode when said transistor is turned on.
- 2. The method of claim 1, further comprising the step of forming an N type source region, more highly doped than said lightly-doped N type source region, in said lightly-doped N type source region, wherein said lightly-doped N type source region extends under said gate and said more highly-doped N type source region does not extend under said gate.
- 3. The method of claim 2, wherein the step of forming said more highly-doped N type source region comprises the steps of:
- forming an oxide or nitride spacer on a lateral surface of said gate; and
- implanting said more highly-doped N type source region, so as to be laterally defined by said spacer.
- 4. A method of forming a transistor, comprising the steps of:
- forming an N type epitaxial silicon layer over a P type substrate layer;
- forming a gate over an upper surface of said epitaxial silicon layer;
- forming a P type sinker region from said upper surface of said epitaxial silicon layer downward to said substrate layer;
- implanting and diffusing, in only one diffusion step, a lightly-doped P type source region and a lightly-doped P type drain region into said epitaxial silicon layer to a depth and width less than that of said epitaxial silicon layer, wherein said lightly-doped P type source region is laterally spaced apart from said lightly-doped P type drain region; and
- forming a drain electrode on a bottom surface of said substrate layer, thereby forming part of a conductive path from said source region to said drain electrode when said transistor is turned on.
- 5. The method of claim 4, further comprising the step of forming a P type source region, more highly doped than said lightly-doped P type source region, in said lightly-doped P type source region, wherein said lightly-doped P type source region extends under said gate and said more highly-doped P type source region does not extend under said gate.
- 6. The method of claim 5, wherein the step of forming said more highly-doped P type source region comprises the steps of:
- forming an oxide or nitride spacer on a lateral surface of said gate; and
- implanting said more highly-doped P type source region, so as to be laterally defined by said spacer.
Parent Case Info
This application is a division of application Ser. No. 08/418,397, filed Apr. 7, 1995.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5442219 |
Kato |
Aug 1995 |
|
5451797 |
Davis et al. |
Sep 1995 |
|
Non-Patent Literature Citations (2)
Entry |
Yoshida et al., "A High Power MOSFET with a Vertical Drain Electrode and a Meshed Gate Structure", IEEE Jour. of Solid-State Circuits, vol. SC-11, No. 4, Aug. 1976, pp. 472-477. |
Morita et al., "Si UHF MOS High-Power FET", IEEE Trans. on Electron Devices, pp. 733-734, Nov. 1974. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
418397 |
Apr 1995 |
|