Claims
- 1. A method of forming a metal semiconductor field effect transistor, said method comprising the steps of:
- forming a conductor which contains dopant atoms on a surface of a semiconductor substrate;
- forming a first insulating layer over said conductor and said surface of said substrate;
- opening a first via in said first insulating layer and said conductor to expose said substrate and said conductor;
- implanting impurities of a given conductivity through said via into said substrate to form a lightly doped channel region of said transistor;
- forming a second insulating layer in said first via such that it covers the exposed substrate and conductor;
- diffusing said dopant atoms from said conductor into said substrate to form heavily doped source and drain regions of said transistor;
- opening a second via in said second insulating layer to expose said substrate between said diffused dopant atoms without exposing said conductor; and
- depositing a metal layer in said second via in electrical contact with said substrate to form a gate of said transistor.
- 2. A method according to claim 1 wherein said second via is opened by a plasma etch which preferentially removes said second insulating layer over said substrate as compared to removing said second insulating layer over said conductor.
- 3. A method according to claim 1 wherein said second via is opened by implanting said second insulator parallel to said surface, and thereafter removing said implanted insulator by a chemical etch which preferentially etches said implanted insulator as compared to the non-implanted insulator.
- 4. A method according to claim 1 wherein said first insulating layer is undercut so as to extend beyond said conductor in a cantilevered fashion when said first via is opened.
- 5. A method according to claim 1 wherein said conductor is comprised of doped polysilicon.
- 6. A method according to claim 1 wherein said dopant atoms are of an N type conductivity.
- 7. A method according to claim 1 wherein said substrate is comprised of silicon.
- 8. A method according to claim 1 wherein metal layer is deposited by forming platinum silicide on said substrate in said second via, forming a layer of material selected from the group of tungsten and titanium-tungsten over said platinum silicide and, forming a layer of aluminum thereover.
- 9. For use in fabricating a metal semiconductor field effect transistor, a single mask method of fabricating a channel for said transfer and a gate in self-alignment with said channel said method including the steps of:
- forming a conductor on a surface of a semiconductor substrate;
- forming a first insulating layer over said conductor and said surface of said substrate;
- using said single mask to open a first via in said first insulating layer and said conductor which divides said conductor into two spaced-apart portions, exposes said substrate between said spaced-apart portions, and exposes respective sidewalls of said two conductor portions that undercut said first insulating layer;
- implanting impurities of a given conductivity through said via into said substrate to form said channel;
- forming a second insulating layer in said first via such that it covers said exposed substrate and respective conductor sidewalls;
- selectively removing said second insulating layer on said substrate between said respective sidewalls to there expose a portion of said substrate while leaving said second insulating layer on said respective sidewalls, said selective removing being performed without the aid of another mask by an etching step that preferentially etches said insulating layer on said substrate surface as opposed to said insulating layer on said sidewalls; and
- depositing a metal layer in electrical contact with said portion of said substrate to form said gate.
Parent Case Info
This is a division of application Ser. No. 051,058, filed June 22, 1979.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
51058 |
Jun 1979 |
|