Claims
- 1. A method for forming a bipolar heterojunction indium phosphide transistor comprising the steps of:
- epitaxially growing a buried n+ indium phosphide layer on a selectively etched semi-insulating indium phosphide substrate;
- epitaxially growing an n- type indium phosphide collector layer over said buried n+ layer;
- implanting silicon ions into said collector layer to form an n+ collector contact region about the perimeter of said collector layer;
- implanting metal ions into the central region of said collector layer to form a p- type base region and a p+ base contact region;
- epitaxially growing an n- type boron phosphide layer over said base region to form an emitter; and
- epitaxially growing an n+ type boron phosphide layer over said emitter to form an emitter contact region.
- 2. The method of claim 1 wherein said steps of growing said n- type and n+ type boron phosphide layers includes the steps of:
- depositing an insulating layer over said collector layer;
- etching an opening in said insulator layer exposing a portion of said base region; and
- epitaxially growing said n- type boron phosphide and n+ boron phosphide layers over said exposed portion of said base region.
- 3. The method of claim 2 further including the steps of:
- etching openings in said insulating layer to expose said collector and base contact regions; and
- depositing individual metallic electrodes on the surface of said insulating layer and said collector, base, and emitter contact regions, said electrodes electrically isolated from one another and each electrode making electrical contact with a different one of said collector, base and emitter contact regions.
- 4. The method of claim 3 wherein said step of depositing electrodes comprises the steps of:
- thermal evaporating individual gold-germanium-nickel alloy electrodes on said collector and emitter contact regions; and
- evaporating a gold-zinc-platinum alloy electrode on said base contact regions.
- 5. The method of claim 1 wherein said step of growing a buried n+ layer grows said buried n+ layer to a thickness between 1 to 2 micrometers having a carrier concentration of approximately 2 to 5.times.10.sup.18 cm.sup.-3.
- 6. The method of claim 5 wherein said step of growing a buried n+ layer includes the step of chemical vapor depositing said buried n+ layer by reacting phosphine with trietylindium and using sulfer chloride as the dopant source to adjust the carrier concentration to approximately 2 to 5.times.10.sup.18 cm.sup.-3.
- 7. The method of claim 1 wherein said step of growing an n- type collector layer gorws said n- type collector layer to a thickness between 0.5 and 1.0 micrometers and having a carrier concentration of approximately 2.times.10.sup.15 cm.sup.-3.
- 8. The method of claim 7 wherein said step of growing an n- type collector layer includes the step of chemical vapor depositing said n- type collector layer by reacting phosphine with triethylindium and using sulfer chloride to adjust the carrier concentration to 2.times.10.sup.15 cm.sup.-3.
- 9. The method of claim 1 wherein said step of implanting silicon ions to form an n+ collector contact region comprises the steps of:
- depositing an insulating layer on the surface of said collector layer;
- etching said insulating layer to expose a surface area defining said collector contact region; and implanting silicon ions in said exposed surface to form said collector contact region having a carrier concentration of approximately 2.times.10.sup.18 cm.sup.-3.
- 10. The method of claim 1 wherein said step of implanting metal ions to form a p- type base region and a p+ base contact region comprises the steps of:
- depositing an insulating layer on the surface of collector layer;
- etching said insulating layer to expose a surface area of said collector layer defining said base contact region;
- implanting said base region and said base contact region with metal ions having sufficient energy to penetrate said insulator layer to form said p- type base region in said collector layer underlying said insulator region having a carrier concentration of approximately 6 to 8.times.10.sup.17 cm.sup.-3 ; and
- reducing the energy of said implanting ions to a level insufficient to penetrate said insulating layer to form said base contact region having a carrier concentration of greater than 10.sup.18 cm.sup.-3 in the exposed portion of said collector layer.
- 11. The method of claim 1 wherein said metal ions are selected from a group comprising magnesium and beryllium.
- 12. The method of claim 1 further including the step of electrically isolating said transistor by implanting boron ions in the area surrounding said collector, base and emitter regions to render it non-conductive.
- 13. The method of claim 1 further including the step of electrically isolating said transistor by etching away the portion of the collector layer and buried n+ layer surrounding said collector, base and emitter regions to produce a mesa type structure.
Parent Case Info
This application is a division of application Ser. No. 484,762, filed Apr. 14, 1983, now U.S. Pat. No. 4,529,996.
US Referenced Citations (6)
| Number |
Name |
Date |
Kind |
|
3321682 |
Flatley et al. |
May 1967 |
|
|
3877060 |
Shono et al. |
Apr 1975 |
|
|
3922553 |
Bachmann et al. |
Nov 1975 |
|
|
4214926 |
Katsuto et al. |
Jul 1980 |
|
|
4220488 |
Duchemin et al. |
Sep 1980 |
|
|
4481523 |
Osaka et al. |
Nov 1984 |
|
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 1009581 |
Jul 1974 |
JPX |
| 2072182 |
Dec 1975 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| Fank et al, "Device Development of MM-Waves", Microwave Journal, Jun. 1979, pp. 86-91. |
| Kroemer, H., "Heterostructure Bipolar Transistors . . . Circuits", Proc. IEEE, vol. 70, No. 1, Jan. 1982, pp. 13-25. |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
484762 |
Apr 1983 |
|