Method of forming semiconductor device

Information

  • Patent Grant
  • 9034705
  • Patent Number
    9,034,705
  • Date Filed
    Tuesday, March 26, 2013
    11 years ago
  • Date Issued
    Tuesday, May 19, 2015
    9 years ago
Abstract
A method of forming a semiconductor device is disclosed. At least one gate structure is provided on a substrate, wherein the gate structure includes a first spacer formed on a sidewall of a gate. A first disposable spacer material layer is deposited on the substrate covering the gate structure. The first disposable spacer material layer is etched to form a first disposable spacer on the first spacer. A second disposable spacer material layer is deposited on the substrate covering the gate structure. The second disposable spacer material layer is etched to form a second disposable spacer on the first disposable spacer. A portion of the substrate is removed, by using the first and second disposable spacers as a mask, so as to form two recesses in the substrate beside the gate structure. A stress-inducing layer is formed in the recesses.
Description
BACKGROUND OF THE INVENTION

1. Field of Invention


The present invention relates to a method of forming an integrated circuit, and more generally to a method of forming a semiconductor device.


2. Description of Related Art


In the field of integrated circuit devices, the dimensions of devices are often reduced to attain a higher operating speed and a lower power consumption. However, with the ever-increasing level of integration of devices, the miniaturization of devices has almost reached its limit. Strain engineering is one of the promising approaches to circumvent the scaling limit.


A method for strain control is utilizing materials having an identical crystal structure but different lattice constants to achieve the purpose of controlling the strain. If a transistor is an N-type transistor, implanted strain atoms are carbon atoms and formed into an epitaxial structure of silicon carbide (SiC). Since the lattice constant of carbon atoms is usually smaller than that of silicon atoms, if SiC is embedded in source and drain regions, a tensile stress can be generated in the channel to enhance the mobility of electrons so that the driving current of the device is increased. If a transistor is a P-type transistor, implanted strain atoms are germanium atoms and formed into an epitaxial structure of silicon germanium (SiGe). A compression stress can be generated in the channel to enhance the mobility of holes.


Therefore, controlling the strain in the channel region of a transistor is indeed a proposed solution to overcome the limitation imposed by the device miniaturization. However, it has been challenging to integrate the strain engineering into the existing CMOS process.


SUMMARY OF THE INVENTION

Accordingly, the present invention provides a method of forming a semiconductor structure, which successfully integrates the strain engineering into the existing CMOS process.


The present invention provides a method of forming a semiconductor device. At least one gate structure is provided on a substrate, wherein the gate structure includes a first spacer formed on a sidewall of a gate. A first disposable spacer material layer is deposited on the substrate covering the gate structure. The first disposable spacer material layer is etched to form a first disposable spacer on the first spacer. A second disposable spacer material layer is deposited on the substrate covering the gate structure. The second disposable spacer material layer is etched to form a second disposable spacer on the first disposable spacer. A portion of the substrate is removed, by using the first and second disposable spacers as a mask, to form two recesses in the substrate beside the gate structure. A stress-inducing layer is formed in the recesses.


In view of the above, when forming a disposable dual-spacer structure, the present invention adopts two deposition processes and two etching processes performed alternatively, so that each of the disposable double spacers of the invention is formed with an I-shape. The outer I-shaped disposable spacer (i.e. second disposable spacer) protects the inner I-shaped disposable spacer (i.e. first disposable spacer) from being damaged during the recess forming/enlarging step, so that undercuts at bottoms of the disposable spacers are not observed, and thus the process window and therefore the device performance are effectively improved.


In order to make the aforementioned and other objects, features and advantages of the present invention comprehensible, a preferred embodiment accompanied with figures is described in detail below.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.



FIGS. 1A to 1F are schematic cross-sectional views illustrating a method of forming a semiconductor structure according to an embodiment of the present invention.





DESCRIPTION OF EMBODIMENTS

Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.



FIGS. 1A to 1F are schematic cross-sectional views illustrating a method of forming a semiconductor structure according to an embodiment of the present invention.


Referring to FIG. 1A, at least one gate structure 110 is provided on a substrate 100. The substrate 100 can be a semiconductor substrate, such as a silicon substrate. The gate structure 110 includes an interfacial layer 102, a gate 104 and a cap layer 106 sequentially formed on the substrate 100. The interfacial layer 102 includes silicon oxide, silicon oxynitride, a high-k material with a dielectric constant greater than 4, or a combination thereof. The high-k material can be metal oxide, such as rare earth metal oxide. The high-k material can be selected from the group consisting of hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), tantalum oxide (Ta2O5), yttrium oxide (Y2O3), zirconium oxide (ZrO2), strontium titanate oxide (SrTiO3), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO4), strontium bismuth tantalate, (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1−xO3, PZT), and barium strontium titanate (BaxSr1−xTiO3, BST), wherein x is between 0 and 1. The gate 104 includes amorphous silicon, polysilicon, doped polysilicon or silicon-containing material such as SiGe. The cap layer 106 includes silicon nitride or a combination of silicon oxide and silicon nitride. In this embodiment, the gate structure 110 further includes a first spacer 108 formed on the sidewall of the gate 104. The first spacer 108 includes silicon nitride.


The embodiment of FIG. 1A in which each of the interfacial layer 102 and the cap layer 106 is illustrated as a single layer is provided for illustration purposes and is not construed as limiting the invention. It should be appreciated by persons having ordinary skill in the art that each of the interfacial layer 102 and the cap layer 106 can be a composite layer or a multi-layer structure upon the process requirements.


The method of forming the gate structure 110 includes forming an interfacial material layer, a gate material layer and a cap material layer (not shown) sequentially on the substrate 100, patterning the said layers to form at least one stacked structure, forming a first spacer material layer (not shown) on the substrate 100 covering the stacked structure, and performing an anisotropic etching process to etched the first spacer material layer.


In an embodiment, for a polysilicon gate process, the gate structure 110 may include a silicon oxide layer or a silicon oxynitride layer as an interfacial layer (or called a gate dielectric layer), a polysilicon layer as a gate and a silicon nitride layer as a cap layer.


In another embodiment, for a metal gate (high-k first) process, the gate structure 110 may include a composite layer (containing a lower silicon oxide layer and an upper high-k layer) as an interfacial layer, a polysilicon layer as a dummy gate and a silicon nitride layer as a cap layer. In addition, a barrier layer (not shown) is further disposed between the high-k layer and the polysilicon layer. The barrier layer includes TiN.


In yet another embodiment, for a metal gate (high-k last) process, the gate structure 110 may include a silicon oxide layer as an interfacial layer, a polysilicon layer as a dummy gate and a silicon nitride layer as a cap layer.


After forming the first spacer 108, two lightly doped regions (not shown in FIG. 1A) are optionally formed in the substrate 100 beside the gate structure 110 by using the first spacer 108 as a mask. Or in another embodiment of the present invention, these two lightly doped regions are formed afterward.


Continue referring to FIG. 1A, a first disposable spacer material layer 112 is deposited on the substrate 100 covering the gate structure 110. The first disposable spacer material layer 112 includes silicon oxide and can be formed by an atomic layer deposition (ALD) process, a chemical vapor deposition (CVD) process, a physical vapor deposition (PVD) process or a sputter deposition process.


Referring to FIG. 1B, the first disposable spacer material layer 112 is etched to form a first disposable spacer 112a on the first spacer 108. The method of etching the first disposable spacer material layer 112 includes performing an anisotropic dry etching process.


Afterwards, a second disposable spacer material layer 114 is deposited on the substrate 100 covering the gate structure 110. The second disposable spacer material layer 114 includes silicon nitride and can be formed by an ALD process, a CVD process, a PVD process or a sputter deposition process.


Referring to FIG. 1C, the second disposable spacer material layer 114 is etched to form a second disposable spacer 114a on the first disposable spacer 112a. The method of etching the second disposable spacer material layer 114 includes performing an anisotropic dry etching process.


Thereafter, a portion of the substrate 100 is removed, by using the first and second disposable spacers 112a and 114a as a mask, so as to form two recesses 116 in the substrate 100 beside the gate structure 110. In this embodiment, one recess 116 is formed in the substrate 100 between the adjacent gate structures 110. The method of removing the portion of the substrate 100 includes performing a dry etching process and/or a wet etching process.


Referring to FIG. 1D, a middle width W2 of a middle portion of each recess 116 is optionally enlarged through said etching process. The said etching process can use a dry etching step to form vertical sidewall of the recess 116 as shown in FIG. 1C and use a wet etching step to enlarge the middle portion of the recess 116. Specifically, each recess 116 has a middle width W2 of the middle portion thereof between the top thereof and the bottom thereof, and the middle width W2 is the maximum width of the recess 116. In an embodiment, the top width W1 is close to, or even substantially equal to, the bottom width W3 of each recess 116. In another embodiment, the top width W1 can be different from the bottom width W3 of each recess 116.


It is noted that the conventional undercuts are not observed in areas A (marked as dotted lines in FIG. 1D) after the recess forming step and/or the recess enlarging step. Specifically, the conventional disposable dual-spacer structure is fabricated with two successive deposition processes and followed by one etching process. Thus, the inner disposable spacer adjacent to the gate structure has an L-shape, a vertical portion thereof covers the sidewall of the gate structure, and a lateral portion thereof extends from the bottom of the vertical portion over the substrate. However, one side of the lateral portion of the L-shaped inner disposable spacer is exposed after the etching process. Under such circumstance, during the subsequent recess forming step and/or the recess enlarging step, the etching gas or etchant permeates, through the exposed side, into the lateral portion of each L-shaped inner disposable spacer and therefore creates undercuts at areas A. Hence, the subsequently formed stress-inducing layer may be grown and extended into the undercuts, thereby causing leakage and device degradation.


On the other side, in the present invention, the disposable dual-spacer structure including the first and second disposable spacers 112a and 114a is fabricated with two deposition processes and two etching processes alternatively performed. Therefore, each of the first and second disposable spacers 112a and 114a is formed with an I-shape, and the outer second disposable spacer 114a covers the inner first disposable spacer 112a and protects the inner first disposable spacer 112a from being damaged by the etching gas or etchant used in the recess forming/enlarging step.


Referring to FIG. 1E, a stress-inducing layer 118 is formed in the recesses 116. The stress-inducing layer 118 includes silicon carbide (SiC) or silicon germanium (SiGe), and the forming method thereof includes performing a selective epitaxy growth (SEG) process. In an embodiment, the surface of the stress-inducing layer 118 is higher than the surface of the substrate 100, as shown in FIG. 1E. In another embodiment (not shown), the surface of the stress-inducing layer 118 can be substantially coplanar with the surface of the substrate 100. Herein, since the conventional undercuts are not observed at bottoms of the first and second disposable spacers 112a and 114a, the stress-inducing layer 118 is formed without extending into the first and second disposable spacers 112a and 114a, and thus, leakage does not occur and the device performance is improved.


Referring to FIG. 1F, the first and second disposable spacers 112a and 114a are removed through an etching process. Thereafter, two lightly doped regions 120 are formed in the substrate 100 beside the gate structure 110 by using the first spacer 108 as a mask if these two lightly doped regions are not formed right after forming of the first spacer 108. In this embodiment, two lightly doped regions 120 are formed in a portion of the substrate 100 and in a portion of the stress-inducing layer 118 between the adjacent gate structures 110. The method of forming the lightly doped regions 120 includes performing an ion implantation process. When manufacturing an N-type transistor, the ion utilized is an N-type dopant such as phosphorous or arsenic. When manufacturing a P-type transistor, the ion utilized is a P-type dopant such as boron or boron fluoride.


Afterwards, a second spacer 122 is formed on the first spacer 108. In an embodiment, the second spacer 120 can be a dual-spacer structure including an L-shaped inner spacer layer 121 on the first spacer 108 and an outer spacer layer 123 on the L-shaped inner layer 121. The L-shaped inner spacer layer 121 includes a vertical portion covering the sidewall of the gate structure 110, and a lateral portion extending from the bottom of the vertical portion over the substrate 100. The L-shaped inner spacer layer 121 includes silicon oxide and the outer spacer layer 123 includes silicon nitride. The method of forming the second spacer 122 includes sequentially depositing a silicon oxide layer and a silicon nitride layer on the substrate 100 covering the gate structure 110, and then performing an anisotropic dry etching step to remove a portion of the silicon oxide layer and a portion of the silicon nitride layer.


Then, two heavily doped regions 124 are formed in the stress-inducing layer 118 beside the gate structure 110 by using the second spacer 122 as a mask. The method of forming the heavily doped regions 124 includes performing an ion implantation process. In this embodiment, one heavily doped region 124 is formed in the substrate 100 (or in the stress-inducing layer 118) between the adjacent gate structures 110. When manufacturing an N-type transistor, the ion utilized is an N-type dopant such as phosphorous or arsenic. When manufacturing a P-type transistor, the ion utilized is a P-type dopant such as boron or boron fluoride.


In an embodiment, for a polysilicon gate process, the following process steps after forming the heavily doped regions 124 include forming contact plugs, forming interconnection metals etc. (not shown), which are well-known to persons having ordinary skill in the art and are not iterated herein.


In another embodiment, for a metal gate (high-k first) process, the following process steps after forming the heavily doped regions 124 include forming a dielectric layer (not shown) which exposes the top of each gate structure 110 on the substrate 100, removing the cap layer 106 and the dummy gate 104 to form openings in the dielectric layer, and filling a composite metal layer including a work function metal layer (e.g. TiAl or TiN) and a low-resistivity metal layer (e.g. Al or Cu) in the openings. These steps are well-known to persons having ordinary skill in the art and are not iterated herein.


In yet another embodiment, for a metal gate (high-k last) process, the following process steps after forming the heavily doped regions 124 include forming a dielectric layer (not shown) which exposes the top of each gate structure 110 on the substrate 100, removing the cap layer 106, the dummy gate 104 and the interfacial layer 102 to form openings in the dielectric layer, and filling a gate dielectric layer (e.g. silicon oxide), a high-k layer (e.g. HfO2), a barrier layer (e.g. TiN) and a composite metal layer including a work function metal layer (e.g. TiAl or TiN) and a low-resistivity metal layer (e.g. Al or Cu) in the openings. These steps are well-known to persons having ordinary skill in the art and are not iterated herein.


In summary, when forming a disposable dual-spacer structure, the present invention adopts two deposition processes and two etching processes performed alternatively to replace the conventional two successive deposition processes and followed by one etching process. Therefore, each of the disposable double spacers of the invention is formed to have an I-shape rather than an L-shape. The outer I-shaped disposable spacer (i.e. second disposable spacer) protects the inner I-shaped disposable spacer (i.e. first disposable spacer) from being damaged during the recess forming/enlarging step, so that undercuts at bottoms of the disposable spacers are not observed, and thus the process window and therefore the device performance are effectively improved. Besides, with the method of the invention, it is easy to integate the strain engineering into the existing CMOS process, thereby achieving competitive advantages over competitors.


The present invention has been disclosed above in the preferred embodiments, but is not limited to those. It is known to persons skilled in the art that some modifications and innovations may be made without departing from the spirit and scope of the present invention. Therefore, the scope of the present invention should be defined by the following claims.

Claims
  • 1. A method of forming a semiconductor device, comprising: providing at least one gate structure on a substrate, wherein the gate structure comprises a first spacer formed on a sidewall of a gate;depositing a first disposable spacer material layer on the substrate covering the gate structure;etching the first disposable spacer material layer to form a first disposable spacer on the first spacer;depositing a second disposable spacer material layer on the substrate covering the gate structure;etching the second disposable spacer material layer to form a second disposable spacer on the first disposable spacer;removing a portion of the substrate by using the first and second disposable spacers as a mask, so as to form two recesses in the substrate beside the gate structure;forming a stress-inducing layer in the recesses;removing the first and second disposable spacers;forming a second spacer on the first spacer; andforming two heavily doped regions in the stress-inducing layer beside the gate structure by using the second spacer as a mask.
  • 2. The method of claim 1, wherein the step of depositing the first disposable spacer material layer comprises performing an ALD process, a CVD process, a PVD process or a sputter deposition process.
  • 3. The method of claim 1, wherein the step of etching the first disposable spacer material layer comprises performing an anisotropic dry etching process.
  • 4. The method of claim 1, wherein the step of depositing the second disposable spacer material layer comprises performing an ALD process, a CVD process, a PVD process or a sputter deposition process.
  • 5. The method of claim 1, wherein the step of etching the second disposable spacer material layer comprises performing an anisotropic dry etching process.
  • 6. The method of claim 1, wherein the step of removing the portion of the substrate to form the recesses comprises performing a dry etching process and/or a wet etching process.
  • 7. The method of claim 1, wherein the first spacer comprises silicon nitride.
  • 8. The method of claim 1, wherein the first disposable spacer material layer comprises silicon oxide.
  • 9. The method of claim 1, wherein the second disposable spacer material layer comprises silicon nitride.
  • 10. The method of claim 1, further comprising, after the step of forming the recesses in the substrate and before the step of forming the stress-inducing layer in the recesses, enlarging a middle width of a middle portion of each recess.
  • 11. The method of claim 1, wherein the second spacer is a dual-spacer structure comprising an L-shaped inner spacer layer on the first spacer and an outer spacer layer on the L-shaped inner layer.
  • 12. The method of claim 11, wherein the L-shaped inner spacer layer comprises silicon oxide and the outer spacer layer comprises silicon nitride.
  • 13. The method of claim 1, further comprising, after the step of removing the first and second disposable spacers and before the step of forming the second spacer, forming two lightly doped regions in the substrate beside the gate structure.
  • 14. The method of claim 1, wherein the gate is a dummy gate.
  • 15. The method of claim 1, wherein the gate structure comprises an interfacial layer, the gate and a cap layer sequentially formed on the substrate.
  • 16. The method of claim 15, wherein the interfacial layer comprises silicon oxide, silicon oxynitride, a high-k material with a dielectric constant greater than 4, or a combination thereof.
  • 17. The method of claim 15, wherein the gate comprises polysilicon.
  • 18. The method of claim 15, wherein the cap layer comprises silicon nitride.
  • 19. The method of claim 1, wherein the stress-inducing layer comprises silicon carbide or silicon germanium.
US Referenced Citations (140)
Number Name Date Kind
4891303 Garza et al. Jan 1990 A
5217910 Shimizu et al. Jun 1993 A
5273930 Steele et al. Dec 1993 A
5356830 Yoshikawa et al. Oct 1994 A
5372957 Liang et al. Dec 1994 A
5385630 Philipossian et al. Jan 1995 A
5399506 Tsukamoto Mar 1995 A
5625217 Chau et al. Apr 1997 A
5777364 Crabbe et al. Jul 1998 A
5783478 Chau et al. Jul 1998 A
5783479 Lin et al. Jul 1998 A
5960322 Xiang et al. Sep 1999 A
6030874 Grider et al. Feb 2000 A
6048756 Lee et al. Apr 2000 A
6074954 Lill et al. Jun 2000 A
6100171 Ishida Aug 2000 A
6110787 Chan et al. Aug 2000 A
6165826 Chau et al. Dec 2000 A
6165881 Tao et al. Dec 2000 A
6191052 Wang Feb 2001 B1
6228730 Chen et al. May 2001 B1
6274447 Takasou Aug 2001 B1
6355533 Lee Mar 2002 B2
6365476 Talwar et al. Apr 2002 B1
6368926 Wu Apr 2002 B1
6444591 Schuegraf et al. Sep 2002 B1
6537370 Hernandez et al. Mar 2003 B1
6544822 Kim et al. Apr 2003 B2
6605498 Murthy et al. Aug 2003 B1
6613695 Pomarede et al. Sep 2003 B2
6621131 Murthy et al. Sep 2003 B2
6624068 Thakar et al. Sep 2003 B2
6632718 Grider et al. Oct 2003 B1
6642122 Yu Nov 2003 B1
6664156 Ang et al. Dec 2003 B1
6676764 Joo Jan 2004 B2
6699763 Grider et al. Mar 2004 B2
6703271 Yeo et al. Mar 2004 B2
6777275 Kluth Aug 2004 B1
6806151 Wasshuber et al. Oct 2004 B2
6809402 Hopper et al. Oct 2004 B1
6858506 Chang Feb 2005 B2
6861318 Murthy et al. Mar 2005 B2
6864135 Grudowski et al. Mar 2005 B2
6869867 Miyashita et al. Mar 2005 B2
6887751 Chidambarrao et al. May 2005 B2
6887762 Murthy et al. May 2005 B1
6891192 Chen et al. May 2005 B2
6930007 Bu et al. Aug 2005 B2
6946350 Lindert et al. Sep 2005 B2
6962856 Park et al. Nov 2005 B2
6972461 Chen et al. Dec 2005 B1
6991979 Ajmera et al. Jan 2006 B2
6991991 Cheng et al. Jan 2006 B2
7037773 Wang et al. May 2006 B2
7060576 Lindert et al. Jun 2006 B2
7060579 Chidambaram et al. Jun 2006 B2
7112495 Ko et al. Sep 2006 B2
7118952 Chen et al. Oct 2006 B2
7132338 Samoilov et al. Nov 2006 B2
7169675 Tan et al. Jan 2007 B2
7183596 Wu et al. Feb 2007 B2
7202124 Fitzgerald et al. Apr 2007 B2
7217627 Kim May 2007 B2
7288822 Ting et al. Oct 2007 B1
7303999 Sriraman et al. Dec 2007 B1
7335959 Curello et al. Feb 2008 B2
7410859 Peidous et al. Aug 2008 B1
7462239 Brabant et al. Dec 2008 B2
7491615 Wu et al. Feb 2009 B2
7494856 Zhang et al. Feb 2009 B2
7494858 Bohr et al. Feb 2009 B2
7592231 Cheng et al. Sep 2009 B2
7667227 Shimamune et al. Feb 2010 B2
7691752 Ranade et al. Apr 2010 B2
7834389 Huang et al. Nov 2010 B2
7838370 Mehta et al. Nov 2010 B2
8455314 Griebenow et al. Jun 2013 B2
20020160587 Jagannathan et al. Oct 2002 A1
20020182423 Chu et al. Dec 2002 A1
20030181005 Hachimine et al. Sep 2003 A1
20030203599 Kanzawa et al. Oct 2003 A1
20040045499 Langdo et al. Mar 2004 A1
20040067631 Bu et al. Apr 2004 A1
20040227164 Lee et al. Nov 2004 A1
20050070076 Dion Mar 2005 A1
20050079692 Samoilov et al. Apr 2005 A1
20050082616 Chen et al. Apr 2005 A1
20050139231 Abadie et al. Jun 2005 A1
20050260830 Kwon et al. Nov 2005 A1
20050285193 Lee et al. Dec 2005 A1
20050287752 Nouri et al. Dec 2005 A1
20060051922 Huang et al. Mar 2006 A1
20060057859 Chen Mar 2006 A1
20060076627 Chen et al. Apr 2006 A1
20060088968 Shin et al. Apr 2006 A1
20060115949 Zhang et al. Jun 2006 A1
20060163558 Lee et al. Jul 2006 A1
20060228842 Zhang et al. Oct 2006 A1
20060231826 Kohyama Oct 2006 A1
20060258126 Shiono et al. Nov 2006 A1
20060281288 Kawamura et al. Dec 2006 A1
20060292779 Chen et al. Dec 2006 A1
20060292783 Lee et al. Dec 2006 A1
20070023847 Rhee et al. Feb 2007 A1
20070034906 Wang et al. Feb 2007 A1
20070049014 Chen et al. Mar 2007 A1
20070072353 Wu et al. Mar 2007 A1
20070072376 Chen et al. Mar 2007 A1
20070082451 Samoilov et al. Apr 2007 A1
20070128783 Ting et al. Jun 2007 A1
20070166929 Matsumoto et al. Jul 2007 A1
20070200179 Chen Aug 2007 A1
20070262396 Zhu et al. Nov 2007 A1
20080014688 Thean et al. Jan 2008 A1
20080061366 Liu et al. Mar 2008 A1
20080067545 Rhee et al. Mar 2008 A1
20080076236 Chiang et al. Mar 2008 A1
20080085577 Shih et al. Apr 2008 A1
20080116525 Liu et al. May 2008 A1
20080124874 Park et al. May 2008 A1
20080128746 Wang Jun 2008 A1
20080142886 Liao et al. Jun 2008 A1
20080220579 Pal et al. Sep 2008 A1
20080233722 Liao et al. Sep 2008 A1
20080233746 Huang et al. Sep 2008 A1
20090039389 Tseng et al. Feb 2009 A1
20090045456 Chen et al. Feb 2009 A1
20090095992 Sanuki et al. Apr 2009 A1
20090117715 Fukuda et al. May 2009 A1
20090124056 Chen et al. May 2009 A1
20090166625 Ting et al. Jul 2009 A1
20090184402 Chen Jul 2009 A1
20090186475 Ting et al. Jul 2009 A1
20090246922 Wu et al. Oct 2009 A1
20090278170 Yang et al. Nov 2009 A1
20090302348 Adam et al. Dec 2009 A1
20100001317 Chen et al. Jan 2010 A1
20100093147 Liao et al. Apr 2010 A1
20120326243 Huang et al. Dec 2012 A1
Related Publications (1)
Number Date Country
20140295629 A1 Oct 2014 US