1. Field
This disclosure relates generally to semiconductors, and more specifically, to memory and data storage devices circuitry having two gates.
2. Related Art
A particular type of memory cell is known as a split gate memory which indicates the presence of a control gate and a select gate. Split gate memory cells function as one form of non-volatile memory (NVM). Both gate electrodes affect the operation of the memory cell. A split gate memory cell has two distinguishable channel regions, respectively controlled by a select gate and a control gate, which are electrically separated by a dielectric. The select gate channel acts as an access device to select the memory cell under the control gate during read or program operations. One form of a split gate memory cell uses a control gate and a select gate of a same conductivity type. The threshold voltage of the channel is typically controlled by substrate doping within the channel region.
Embodiments of the present invention are illustrated by way of example and are not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
For efficient operation of a split gate memory device with thin control gate dielectrics, it is desirable to have a low-magnitude natural threshold voltage, Vtn, for the control gate channel. The low magnitude Vtn is desirable because a high control gate bias is required during read if the Vtn is high, which results in large electric fields in the dielectric surrounding the charge storage regions. For thin dielectric layers, such high fields may disturb the programmed charge in the biased cells. Furthermore, it is desirable to have a sufficiently high threshold voltage, Vt, for the select gate channel in order to minimize leakage current for an unselected cell. A low threshold voltage for the control gate is desired to be able to read the memory cell with low voltage and not disturb the programmed charge of the selected memory cell. A high threshold voltage for the select gate is desired because leakage current through the channel is minimized in unselected memory cells. The natural threshold voltage associated with the control gate and select gate portions of a split gate memory cell is largely determined by a difference in the work function of each gate and the underlying channel region. There is herein provided a method and resulting memory structure in which program disturb and transconductance of split-gate memory cell is improved by pre-gate counter-doping and different combinations of subsequent array well, source halo and drain halo implants. Threshold voltage of control gate is set by pre-gate counter-doping, array well, and source halo implants. Threshold voltage of select gate is set by pre-gate counter-doping, array well, and drain halo implants.
Illustrated in
Substrate 102 further includes a deep well region 106 of a doping type similar to or the same polarity of undoped portions of substrate 102. For purposes of example, substrate 102 is assumed to be an N type material with a P type well region 106. Break lines 105 indicate that well region 106 may extend deep into the thickness of substrate 102 and under isolation trenches 104.
Before select gate and control gate structures for memory cells are formed in well region 106, blanket counter-doping 108 is performed between isolation trenches 104 with an N-type material such as arsenic, phosphorous or other suitable N-type material to form counter-doped layer 110. In some embodiments, counter-doping 108 is performed with an energy ranging from 5 to 50 kilo-electron Volts (keV) with a dose ranging from 1e11 to 1e13 per cubic centimeter (cm3) at an angle ranging from five to ten degrees from a vertical axis. For example, counter-doping 108 may be performed at an angle of seven degrees with a dose of 1e12 per cm3 and an implant energy 30 keV. Other suitable combinations of implant energy, dose and implant angles may be used.
Illustrated in
Referring to
Referring to
Illustrated in
Referring to
Illustrated in
By blanket counter-doping P-well 106 before select gates 204 and control gates 212 are formed, a retrograde doping profile is created under select gates 204 midway between sidewalls of select gates 204. The drain halo implants 604, 608 decrease overlap of the counter-doping 110 under select gates 204. Counter-doped layer 110 prevents lower edges and corners of select gates 204 from being exposed to halo implants 404, 408, thereby reducing leakage of select gates 204. Additionally, counter-doped layer 110 creates higher implant levels in P-well 106 than would otherwise be possible if the doping was performed after gates 204, 212 are present. The higher doping levels achieve higher drive current, which enables faster operation of memory cells 220, 222.
By now it should be appreciated that in some embodiments, there has been provided a method of making a semiconductor structure (108) using a substrate (102) having a first doped region (106) of a first conductivity type, wherein the first doped region extends from a top surface of the substrate to a first depth. The method can comprise implanting into the first doped region to form a second doped region (110) of a second conductivity type in the first doped region. The second doped region extends from the top surface to a second depth that is less than the first depth. The second depth is less than the first depth. A split gate non-volatile memory (NVM) (220) structure is formed over the second doped region, wherein the split gate NVM structure has a select gate (204) and a control gate (212). A drain region (504) of the second conductivity type is formed in the substrate adjacent to the select gate and a source region (309) of the second conductivity type in the substrate adjacent to the control gate. Angled implants (402/406, 602/606) into the second doped region are performed to form a third doped region (604) of the first conductivity type under a portion of the select gate and a fourth doped region (608) of the first conductivity type under a portion of the control gate. The drain region adjoins the third doped region; and the source region adjoins the fourth doped region.
In another aspect, the forming the drain region can be performed after the performing angled implants.
In another aspect, the forming the drain region can be performed prior to the performing angled implants.
In another aspect, the first conductivity type can be P-type and the second conductivity type can be N-type.
In another aspect, the performing angled implants can comprise performing a first angled implant to form the third doped region; and performing a second angled implant to form the fourth doped region.
In another aspect, the implanting into the first doped region can be performed at a first dose.
In another aspect, the first angled implant can be performed at a higher dose than the first dose.
In another aspect, the second angled implant can be performed at a higher dose than the first dose.
In another aspect, the forming the drain region and the source region can comprise performing a drain implant (502) to form the drain region; and performing a source implant (302) to form the source region.
In another aspect, the forming the split gate structure can comprise forming a nanocrystal layer (218) between the control gate and the substrate.
In another aspect, implanting into the first doped region to form the second doped region comprises implanting at a first angle (7), and performing the angled implants can be further characterized by the angled implants having at least a second angle that is greater than the first angle.
In another aspect, the performing the angled implant can be further characterized by the angled implants being in a range of 20 to 45 degrees relative to vertical.
In other embodiments, a semiconductor structure (100) can have a substrate (102) having a first doped region (106) of a first conductivity type, wherein the first doped region extends from a top surface of the substrate to a first depth. The structure can further comprise a split gate non-volatile memory (NVM) structure (220) over the substrate, wherein the split gate NVM structure has a select gate (204) and a control gate (212). A drain region (706) of a second conductivity type can be in the substrate adjacent to the select gate. A source region (710) of the second conductivity type can be in the substrate adjacent to the control gate. A counterdoped region (110) of the second conductivity type can be at the top surface of the substrate and under the select gate and the control gate. A first halo region (408) of the first conductivity type can be between the source region and the counterdoped region. A second halo region (604) of the first conductivity type can be between the drain region and the counterdoped region.
In another aspect, the counterdoped region can have a first doping concentration, the first halo region can have a second doping concentration, and the first doping concentration can be less than the second doping concentration.
In another aspect, the second halo region has a third doping concentration and the first doping concentration can be less than the second doping concentration.
In another aspect, the first conductivity type can be P-type and the second conductivity type can be N-type.
In another aspect, the first halo region can have a first depth below the surface of the substrate, the second halo region can have a second depth below the surface of the substrate, the counterdoped region can have a third depth below the surface of the substrate, and the third depth can be less than the first depth and the second depth.
In another aspect, the source region can have a fourth depth below the surface of the substrate, the drain region can have fifth depth below the surface of the substrate, the second depth can be less than the fourth depth and the fifth depth, and the third depth can be less than the fourth depth and the fifth depth.
In further embodiments, a method of making a semiconductor structure (100) using a substrate (102) having a first doped region (106) of a first conductivity type that extends from a top surface of the substrate to a first depth can comprise counterdoping the top surface to form a second doped region (110) at a second depth below the top surface of the substrate, and forming a split-gate structure (220) over the substrate having a control gate (212), a select gate (214), and a charge storage layer (218). The charge storage layer can be between the control gate and the substrate. A source region (304) can be formed (302) in the substrate adjacent to the control gate and a drain region (504) in the substrate adjacent to the select gate. A portion of the second doped region under the select gate can be counterdoped (602/606)) to form a first halo region (408) under the select gate, wherein the first halo region adjoins the drain region. A portion of the second doped region under the control gate can be counterdoped (402/406) to form a second halo region under the control gate, wherein the second halo region adjoins the source region.
In another aspect, the steps of counterdoping a portion of the second doped region comprise implanting at an angle of at least 20 degrees.
Although the invention has been described with respect to specific conductivity types or polarity of potentials, skilled artisans appreciated that conductivity types and polarities of potentials may be reversed. Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under”, “above”, “below” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, the sequence of etches leading to formation of the select gate and control gate may be modified or reversed. The shapes and exact position of the select gate relative to the control gate may be modified. Various forms of on implementation may be used including angled or halo implants. Various semiconductor technologies, including gallium arsenide and metal semiconductor oxide (MOS) may be used to implement the split-gate memory cells.
Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
The terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.
Number | Name | Date | Kind |
---|---|---|---|
6531734 | Wu | Mar 2003 | B1 |
6642103 | Wils | Nov 2003 | B2 |
6803276 | Kim | Oct 2004 | B2 |
7301196 | Ding | Nov 2007 | B2 |
7510936 | Jung | Mar 2009 | B2 |
7579243 | Kang | Aug 2009 | B2 |
7611941 | Shum | Nov 2009 | B1 |
7795091 | Winstead | Sep 2010 | B2 |
7902022 | Kang | Mar 2011 | B2 |
7985649 | Winstead | Jul 2011 | B1 |
8163615 | White | Apr 2012 | B1 |
8173505 | Herrick | May 2012 | B2 |
8178406 | Kang | May 2012 | B2 |
8372699 | Kang | Feb 2013 | B2 |
8871598 | Perera | Oct 2014 | B1 |
8877585 | Perera | Nov 2014 | B1 |
8906764 | Shroff | Dec 2014 | B2 |
8928060 | Tsair | Jan 2015 | B2 |
8962416 | Winstead | Feb 2015 | B1 |
9082650 | Perera | Jul 2015 | B2 |
9082837 | Perera | Jul 2015 | B2 |
9129855 | Perera | Sep 2015 | B2 |
9129996 | Baker, Jr. | Sep 2015 | B2 |
9136129 | Perera | Sep 2015 | B2 |
9202930 | Loiko | Dec 2015 | B2 |
20040185614 | Ding | Sep 2004 | A1 |
20040185615 | Ding | Sep 2004 | A1 |
20040238878 | Sato | Dec 2004 | A1 |
20050142758 | Jung | Jun 2005 | A1 |
20060033145 | Kakoschke | Feb 2006 | A1 |
20060186460 | Choi | Aug 2006 | A1 |
20060199336 | Kang | Sep 2006 | A1 |
20060234444 | Wu | Oct 2006 | A1 |
20070026613 | Ryu | Feb 2007 | A1 |
20070200165 | Jeong | Aug 2007 | A1 |
20080076221 | Kang | Mar 2008 | A1 |
20080093647 | Kang | Apr 2008 | A1 |
20080293198 | Kojima | Nov 2008 | A1 |
20090050956 | Ishimaru | Feb 2009 | A1 |
20090085090 | Nagai | Apr 2009 | A1 |
20090096015 | Io | Apr 2009 | A1 |
20090315100 | Jeong | Dec 2009 | A1 |
20100059810 | Homma | Mar 2010 | A1 |
20100099246 | Herrick | Apr 2010 | A1 |
20120142153 | Jeong | Jun 2012 | A1 |
20120225528 | Wang | Sep 2012 | A1 |
20130084684 | Ishii | Apr 2013 | A1 |
20140209995 | Hong | Jul 2014 | A1 |
20140239367 | Saito | Aug 2014 | A1 |
20140252445 | Chen | Sep 2014 | A1 |
20140319593 | Yater | Oct 2014 | A1 |
20140319597 | Kang | Oct 2014 | A1 |
20150041875 | Perera | Feb 2015 | A1 |
20150348786 | Loiko | Dec 2015 | A1 |
20150349096 | Winstead | Dec 2015 | A1 |
20160064082 | Hong | Mar 2016 | A1 |
20160064394 | Chu | Mar 2016 | A1 |
Number | Date | Country | |
---|---|---|---|
20160035848 A1 | Feb 2016 | US |