Claims
- 1. A method of fabricating an integrated circuit, the method comprising:
forming a barrier layer along lateral side walls and a bottom of a via aperture, the via aperture being configured to receive a via material that electrically connects a first conductive layer and a second conductive layer; forming a seed layer proximate and conformal to the barrier layer; and forming an implanted layer proximate and conformal to the barrier layer and the implanted layer.
- 2. The method of claim 1, wherein the implanted layer is a seed/barrier interfacial layer deposed between the seed layer and the barrier layer.
- 3. The method of claim 1, wherein the implanted layer is a barrier/dielectric interfacial layer deposed between the barrier layer and a dielectric layer located below the barrier layer.
- 4. The method of claim 1, wherein the implanted layer is located within the seed layer.
- 5. The method of claim 4, wherein the implanted layer is located on top of the seed layer, in a middle of the seed layer, or at a bottom of the seed layer.
- 6. The method of claim 1, wherein the implanted layer is a mixed region with a uniform distribution of elements contained therein.
- 7. The method of claim 1, wherein seed layer includes a copper (Cu) alloy.
- 8. The method of claim 1, wherein the implanted layer has a cross-sectional thickness of 10-30 Angstroms.
- 9. The method of claim 1, wherein the implanted layer is formed by an angle implant to achieve a uniform distribution of elements.
- 10. A method of implantation after copper seed deposition in an integrated circuit fabrication process, the method comprising:
providing a first conductive layer over an integrated circuit substrate; providing a conformal layer section at a bottom and sides of a via aperture positioned over the first conductive layer to form a barrier separating the via aperture from the first conductive layer; implanting an element into the conformal layer section to form an implanted layer in the conformal layer section; filling the via aperture with a via material; and providing a second conductive layer over the via material such that the via material electrically connects the first conductive layer to the second conductive layer.
- 11. The method of claim 10, wherein implanting an element into the conformal layer section to form an implanted layer in the conformal layer section includes forming a seed/barrier interfacial layer between a seed layer and a barrier layer in the conformal layer section.
- 12. The method of claim 10, wherein implanting an element into the conformal layer section to form an implanted layer in the conformal layer section includes forming a barrier/dielectric interfacial layer between a barrier layer in the conformal layer section and a dielectric section below the conformal layer section.
- 13. The method of claim 10, wherein implanting an element into the conformal layer section to form an implanted layer in the conformal layer section includes forming an implant layer in a seed layer in the conformal layer section.
- 14. The method of claim 10, wherein the implanted layer has a cross-sectional thickness of 10-30 Angstroms.
- 15. A method of forming a via in an integrated circuit, the method comprising:
depositing a first conductive layer; depositing an etch stop layer over the first conductive layer; depositing an insulating layer over the etch stop layer; forming an aperture in the insulating layer and the etch stop layer; providing a barrier material at a bottom and sides of the aperture to form a barrier layer; providing a seed layer over the barrier layer; providing an implant into the barrier layer and seed layer to form an implant layer; filling the aperture with a via material; and providing a second conductive layer over the via such that the via electrically connects the first conductive layer and the second conductive layer.
- 16. The method of claim 15, wherein the implant includes metallic elements of 6th period (Ta, W, Re, Os, Ir, Pt), metallic elements of 5th period (Nb, Mo, Ru, Rh, Pd), and/or metallic elements of 4th period (V, Cr, Fe, Co, Ni).
- 17. The method of claim 15, wherein the implant layer is a seed/barrier interfacial layer deposed between the seed layer and the barrier layer.
- 18. The method of claim 15, wherein the implant includes C, B, P, Si, N, Al, As, Ga, or Ge elements.
- 19. The method of claim 15, wherein the implant layer is a barrier/dielectric interfacial layer deposed between the barrier layer and the insulating layer.
- 20. The method of claim 15, wherein the implant includes Zn, Sn, Cr, Ca, Ag, or In elements.
- 21. The method of claim 15, wherein the implanted layer is located within the seed layer.
- 22. The method of claim 15, wherein providing an implant into the barrier layer and seed layer to form an implant layer includes angle implanting the implant.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. patent application Ser. No. ______, Attorney Docket No. 39153/457 (G1162) entitled METHOD OF USING TERNARY COPPER ALLOY TO OBTAIN A LOW RESISTANCE AND LARGE GRAIN SIZE INTERCONNECT; U.S. patent application Ser. No. ______, Attorney Docket No. 39153/529 (G1234), entitled USE OF ULTR-LOW ENERGY ION IMPLANTATION (ULEII) TO FORM ALLOY LAYERS IN COPPER; U.S. patent application Ser. No. ______, Attorney Docket No. 39153/474 (G1179), entitled METHOD OF INSERTING ALLOY ELEMENTS TO REDUCE COPPER DIFFUSION AND BULK DIFFUSION; U.S. patent application Ser. No. ______, Attorney Docket No. 39153/472 (G1177), entitled METHOD OF IMPLANTING COPPER BARRIER MATERIAL TO IMPROVE ELECTRICAL PERFORMANCE; and U.S. patent application Ser. No. ______, Attorney Docket No. 39153/519 (G1224), entitled USE OF MULTIPLE ELEMENTS TO FORM A ROBUST, ELECTROMIGRATION RESISTANT COPPER INTERCONNECT which are all assigned to the same assignee as this application.