Claims
- 1. A method for manufacturing a semiconductor device, comprising the steps of:
- (i) selectively forming in the surface of a semiconductor substrate an embedded layer of a conductivity type opposite to that of said substrate;
- (ii) covering said substrate having said embedded layer formed therein with an insulating layer containing an impurity at least in the superficial region thereof;
- (iii) removing by etching said insulating layer on said embedded layer to provide an opening portion through which at least part of said embedded layer is exposed;
- (iv) simultaneously forming by epitaxial growth a single-crystal semiconductor layer of the same conductivity type as that of said embedded layer on said embedded layer at said opening portion and a polycrystalline semiconductor layer on said insulating film;
- (v) diffusing by heating the impurity in said insulating layer into said polycrystalline semiconductor layer to provide said polycrystalline semiconductor layer with a conductivity type opposite to that of said single-crystal semiconductor layer;
- (vi) heat-treating in an O.sub.2 -containing atmosphere the surface of said polycrystalline semiconductor layer and the surface of said single-crystal semiconductor layer to form on said surfaces a thermal oxide layer having a portion on said single-crystal semiconductor layer thinner than the portion on said polycrystalline semiconductor layer;
- (vii) etching said thermal oxide layer until the portion of said thermal oxide layer on said single-crystal semiconductor layer is etched off, leaving the thermal oxide layer on said polycrystalline semiconductor layer; and
- (viii) successively forming an internal base region and an emitter region in said single-crystal semiconductor layer by self-alignment using the remaining thermal oxide layer as a mask.
- 2. A method according to claim 1 wherein said internal base region and said emitter region are formed in said single-crystal semiconductor layer by implantation.
- 3. A method according to claim 1 wherein said internal base region and said emitter region are formed in said single-crystal semiconductor layer by diffusion.
- 4. A method according to claim 1, wherein said step of covering said substrate with said insulating layer containing the impurity consists of forming a thermal oxide layer over the whole surface of said substrate including said embedded layer, forming a silicon nitride layer on said thermal oxide layer, and further forming on said silicon nitride layer an oxide layer doped with an impurity to provide a conductivity type opposite to that of said embedded layer.
- 5. A method according to claim 4, which further includes, before the heat-treating step and after the diffusion step, a step of removing by etching a portion of said polycrystalline semiconductor layer except for a predetermined portion of said polycrystalline semiconductor layer left as an external base region surrounding said single-crystal semiconductor layer left as a collector region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
53/113348 |
Sep 1978 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 06/072,835, filed Sept. 6, 1979, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
40874 |
Oct 1978 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Saraswat et al., "A New Bipolar Process-Borsenic", IEEE Journal of Solid State Circuits, vol. SC-11, No. 4, Aug. 1978, pp. 495-499. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
72835 |
Sep 1979 |
|