Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:
- forming a polysilicon layer on a silicon substrate through a gate oxide film;
- implanting impurity ions into said polysilicon layer and diffusing said impurity ions;
- removing a self oxidation film formed on said polysilicon layer after diffusing said impurity ions;
- sequentially forming, on said polysilicon layer with said self oxidation film removed, a refractory metal layer and a nitride layer of the refractory metal;
- patterning said polysilicon layer, said refractory metal layer and said nitride layer of the refractory metal into a desired shape;
- silicifying said refractory metal layer through a heat process; and
- removing said nitride layer after said silicifying.
- 2. A manufacturing method according to claim 1, wherein said patterning step is a process for patterning a gate electrode.
- 3. A manufacturing method according to claim 1, wherein said patterning step is a process for patterning an interconnection.
- 4. A manufacturing method according to claim 1, wherein said step for removing said self oxidation layer is performed by sputter etching.
- 5. A method of manufacturing a semiconductor device comprising the steps of:
- forming a polysilicon layer on a silicon substrate through a gate oxide film;
- implanting impurity ions into said polysilicon layer and diffusing said impurity ions;
- removing a self oxidation film formed on said polysilicon layer after diffusing said impurity ions;
- sequentially forming, on said polysilicon layer with said self oxidation film removed, a silicified layer of a refractory metal and a nitride layer of the refractory metal;
- patterning said polysilicon layer, said silicified layer of the refractory metal and said nitride layer of the refractory metal into a desired shape; and
- removing said nitride layer after said patterning.
- 6. A manufacturing method according to claim 5, wherein said patterning step is a process for patterning a gate electrode.
- 7. A manufacturing method according to claim 5, wherein said patterning step is a process for patterning an interconnection.
- 8. A manufacturing method according to claim 5, wherein said step for removing said self oxidation layer is performed by sputter etching.
- 9. A manufacturing method according to claim 1, wherein said refractory metal layer is formed thinner than said polysilicon layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
60-67813 |
Mar 1985 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 845,250, filed Mar. 28, 1986, now abandoned.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4141022 |
Sigg et al. |
Feb 1979 |
|
4329706 |
Crowder et al. |
May 1982 |
|
4472237 |
DeSlauriers et al. |
Sep 1984 |
|
4746219 |
Holloway et al. |
May 1988 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0098963 |
Jun 1983 |
JPX |
8203948 |
Nov 1982 |
WOX |
Non-Patent Literature Citations (1)
Entry |
Tsai et al., J. Electrochem. Soc., vol. 128, No. 10, Oct. 1981, pp. 2207-2214. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
845250 |
Mar 1986 |
|